]> www.pilppa.org Git - linux-2.6-omap-h63xx.git/commitdiff
Merge branch 'linus' into oprofile
authorIngo Molnar <mingo@elte.hu>
Mon, 13 Oct 2008 08:52:30 +0000 (10:52 +0200)
committerIngo Molnar <mingo@elte.hu>
Mon, 13 Oct 2008 08:52:30 +0000 (10:52 +0200)
Conflicts:
arch/x86/kernel/apic_32.c
include/linux/pci_ids.h

1  2 
arch/x86/kernel/apic_32.c
arch/x86/kernel/apic_64.c

index 0ff576d026a4870ae0933933f95262334a4ea544,a91c57cb666a3c752295875ac4ff14298502f5b7..21c831d96af3d8f8ef63e6403f56fd0e71f5730c
@@@ -240,6 -290,36 +290,40 @@@ static void __setup_APIC_LVTT(unsigned 
                apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  }
  
+ /*
+  * Setup extended LVT, AMD specific (K8, family 10h)
+  *
+  * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
+  * MCE interrupts are supported. Thus MCE offset must be set to 0.
++ *
++ * If mask=1, the LVT entry does not generate interrupts while mask=0
++ * enables the vector. See also the BKDGs.
+  */
+ #define APIC_EILVT_LVTOFF_MCE 0
+ #define APIC_EILVT_LVTOFF_IBS 1
+ static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
+ {
+       unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
+       unsigned int  v   = (mask << 16) | (msg_type << 8) | vector;
+       apic_write(reg, v);
+ }
+ u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
+ {
+       setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
+       return APIC_EILVT_LVTOFF_MCE;
+ }
+ u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
+ {
+       setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
+       return APIC_EILVT_LVTOFF_IBS;
+ }
++EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
  /*
   * Program the next event, relative to now
   */
Simple merge