]> www.pilppa.org Git - linux-2.6-omap-h63xx.git/blob - drivers/i2c/busses/i2c-omap.c
i2c: i2c-omap: Fix standard and fast mode prescalers
[linux-2.6-omap-h63xx.git] / drivers / i2c / busses / i2c-omap.c
1 /*
2  * TI OMAP I2C master mode driver
3  *
4  * Copyright (C) 2003 MontaVista Software, Inc.
5  * Copyright (C) 2005 Nokia Corporation
6  * Copyright (C) 2004 - 2007 Texas Instruments.
7  *
8  * Originally written by MontaVista Software, Inc.
9  * Additional contributions by:
10  *      Tony Lindgren <tony@atomide.com>
11  *      Imre Deak <imre.deak@nokia.com>
12  *      Juha Yrjölä <juha.yrjola@solidboot.com>
13  *      Syed Khasim <x0khasim@ti.com>
14  *      Nishant Menon <nm@ti.com>
15  *
16  * This program is free software; you can redistribute it and/or modify
17  * it under the terms of the GNU General Public License as published by
18  * the Free Software Foundation; either version 2 of the License, or
19  * (at your option) any later version.
20  *
21  * This program is distributed in the hope that it will be useful,
22  * but WITHOUT ANY WARRANTY; without even the implied warranty of
23  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24  * GNU General Public License for more details.
25  *
26  * You should have received a copy of the GNU General Public License
27  * along with this program; if not, write to the Free Software
28  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29  */
30
31 #include <linux/module.h>
32 #include <linux/delay.h>
33 #include <linux/i2c.h>
34 #include <linux/err.h>
35 #include <linux/interrupt.h>
36 #include <linux/completion.h>
37 #include <linux/platform_device.h>
38 #include <linux/clk.h>
39 #include <linux/io.h>
40
41 /* I2C controller revisions */
42 #define OMAP_I2C_REV_2                  0x20
43
44 /* I2C controller revisions present on specific hardware */
45 #define OMAP_I2C_REV_ON_2430            0x36
46 #define OMAP_I2C_REV_ON_3430            0x3C
47
48 /* timeout waiting for the controller to respond */
49 #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
50
51 #define OMAP_I2C_REV_REG                0x00
52 #define OMAP_I2C_IE_REG                 0x04
53 #define OMAP_I2C_STAT_REG               0x08
54 #define OMAP_I2C_IV_REG                 0x0c
55 /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
56 #define OMAP_I2C_WE_REG                 0x0c
57 #define OMAP_I2C_SYSS_REG               0x10
58 #define OMAP_I2C_BUF_REG                0x14
59 #define OMAP_I2C_CNT_REG                0x18
60 #define OMAP_I2C_DATA_REG               0x1c
61 #define OMAP_I2C_SYSC_REG               0x20
62 #define OMAP_I2C_CON_REG                0x24
63 #define OMAP_I2C_OA_REG                 0x28
64 #define OMAP_I2C_SA_REG                 0x2c
65 #define OMAP_I2C_PSC_REG                0x30
66 #define OMAP_I2C_SCLL_REG               0x34
67 #define OMAP_I2C_SCLH_REG               0x38
68 #define OMAP_I2C_SYSTEST_REG            0x3c
69 #define OMAP_I2C_BUFSTAT_REG            0x40
70
71 /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
72 #define OMAP_I2C_IE_XDR         (1 << 14)       /* TX Buffer drain int enable */
73 #define OMAP_I2C_IE_RDR         (1 << 13)       /* RX Buffer drain int enable */
74 #define OMAP_I2C_IE_XRDY        (1 << 4)        /* TX data ready int enable */
75 #define OMAP_I2C_IE_RRDY        (1 << 3)        /* RX data ready int enable */
76 #define OMAP_I2C_IE_ARDY        (1 << 2)        /* Access ready int enable */
77 #define OMAP_I2C_IE_NACK        (1 << 1)        /* No ack interrupt enable */
78 #define OMAP_I2C_IE_AL          (1 << 0)        /* Arbitration lost int ena */
79
80 /* I2C Status Register (OMAP_I2C_STAT): */
81 #define OMAP_I2C_STAT_XDR       (1 << 14)       /* TX Buffer draining */
82 #define OMAP_I2C_STAT_RDR       (1 << 13)       /* RX Buffer draining */
83 #define OMAP_I2C_STAT_BB        (1 << 12)       /* Bus busy */
84 #define OMAP_I2C_STAT_ROVR      (1 << 11)       /* Receive overrun */
85 #define OMAP_I2C_STAT_XUDF      (1 << 10)       /* Transmit underflow */
86 #define OMAP_I2C_STAT_AAS       (1 << 9)        /* Address as slave */
87 #define OMAP_I2C_STAT_AD0       (1 << 8)        /* Address zero */
88 #define OMAP_I2C_STAT_XRDY      (1 << 4)        /* Transmit data ready */
89 #define OMAP_I2C_STAT_RRDY      (1 << 3)        /* Receive data ready */
90 #define OMAP_I2C_STAT_ARDY      (1 << 2)        /* Register access ready */
91 #define OMAP_I2C_STAT_NACK      (1 << 1)        /* No ack interrupt enable */
92 #define OMAP_I2C_STAT_AL        (1 << 0)        /* Arbitration lost int ena */
93
94 /* I2C WE wakeup enable register */
95 #define OMAP_I2C_WE_XDR_WE      (1 << 14)       /* TX drain wakup */
96 #define OMAP_I2C_WE_RDR_WE      (1 << 13)       /* RX drain wakeup */
97 #define OMAP_I2C_WE_AAS_WE      (1 << 9)        /* Address as slave wakeup*/
98 #define OMAP_I2C_WE_BF_WE       (1 << 8)        /* Bus free wakeup */
99 #define OMAP_I2C_WE_STC_WE      (1 << 6)        /* Start condition wakeup */
100 #define OMAP_I2C_WE_GC_WE       (1 << 5)        /* General call wakeup */
101 #define OMAP_I2C_WE_DRDY_WE     (1 << 3)        /* TX/RX data ready wakeup */
102 #define OMAP_I2C_WE_ARDY_WE     (1 << 2)        /* Reg access ready wakeup */
103 #define OMAP_I2C_WE_NACK_WE     (1 << 1)        /* No acknowledgment wakeup */
104 #define OMAP_I2C_WE_AL_WE       (1 << 0)        /* Arbitration lost wakeup */
105
106 #define OMAP_I2C_WE_ALL         (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
107                                 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
108                                 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
109                                 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
110                                 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
111
112 /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
113 #define OMAP_I2C_BUF_RDMA_EN    (1 << 15)       /* RX DMA channel enable */
114 #define OMAP_I2C_BUF_RXFIF_CLR  (1 << 14)       /* RX FIFO Clear */
115 #define OMAP_I2C_BUF_XDMA_EN    (1 << 7)        /* TX DMA channel enable */
116 #define OMAP_I2C_BUF_TXFIF_CLR  (1 << 6)        /* TX FIFO Clear */
117
118 /* I2C Configuration Register (OMAP_I2C_CON): */
119 #define OMAP_I2C_CON_EN         (1 << 15)       /* I2C module enable */
120 #define OMAP_I2C_CON_BE         (1 << 14)       /* Big endian mode */
121 #define OMAP_I2C_CON_OPMODE_HS  (1 << 12)       /* High Speed support */
122 #define OMAP_I2C_CON_STB        (1 << 11)       /* Start byte mode (master) */
123 #define OMAP_I2C_CON_MST        (1 << 10)       /* Master/slave mode */
124 #define OMAP_I2C_CON_TRX        (1 << 9)        /* TX/RX mode (master only) */
125 #define OMAP_I2C_CON_XA         (1 << 8)        /* Expand address */
126 #define OMAP_I2C_CON_RM         (1 << 2)        /* Repeat mode (master only) */
127 #define OMAP_I2C_CON_STP        (1 << 1)        /* Stop cond (master only) */
128 #define OMAP_I2C_CON_STT        (1 << 0)        /* Start condition (master) */
129
130 /* I2C SCL time value when Master */
131 #define OMAP_I2C_SCLL_HSSCLL    8
132 #define OMAP_I2C_SCLH_HSSCLH    8
133
134 /* I2C System Test Register (OMAP_I2C_SYSTEST): */
135 #ifdef DEBUG
136 #define OMAP_I2C_SYSTEST_ST_EN          (1 << 15)       /* System test enable */
137 #define OMAP_I2C_SYSTEST_FREE           (1 << 14)       /* Free running mode */
138 #define OMAP_I2C_SYSTEST_TMODE_MASK     (3 << 12)       /* Test mode select */
139 #define OMAP_I2C_SYSTEST_TMODE_SHIFT    (12)            /* Test mode select */
140 #define OMAP_I2C_SYSTEST_SCL_I          (1 << 3)        /* SCL line sense in */
141 #define OMAP_I2C_SYSTEST_SCL_O          (1 << 2)        /* SCL line drive out */
142 #define OMAP_I2C_SYSTEST_SDA_I          (1 << 1)        /* SDA line sense in */
143 #define OMAP_I2C_SYSTEST_SDA_O          (1 << 0)        /* SDA line drive out */
144 #endif
145
146 /* OCP_SYSSTATUS bit definitions */
147 #define SYSS_RESETDONE_MASK             (1 << 0)
148
149 /* OCP_SYSCONFIG bit definitions */
150 #define SYSC_CLOCKACTIVITY_MASK         (0x3 << 8)
151 #define SYSC_SIDLEMODE_MASK             (0x3 << 3)
152 #define SYSC_ENAWAKEUP_MASK             (1 << 2)
153 #define SYSC_SOFTRESET_MASK             (1 << 1)
154 #define SYSC_AUTOIDLE_MASK              (1 << 0)
155
156 #define SYSC_IDLEMODE_SMART             0x2
157 #define SYSC_CLOCKACTIVITY_FCLK         0x2
158
159
160 struct omap_i2c_dev {
161         struct device           *dev;
162         void __iomem            *base;          /* virtual */
163         int                     irq;
164         struct clk              *iclk;          /* Interface clock */
165         struct clk              *fclk;          /* Functional clock */
166         struct completion       cmd_complete;
167         struct resource         *ioarea;
168         u32                     speed;          /* Speed of bus in Khz */
169         u16                     cmd_err;
170         u8                      *buf;
171         size_t                  buf_len;
172         struct i2c_adapter      adapter;
173         u8                      fifo_size;      /* use as flag and value
174                                                  * fifo_size==0 implies no fifo
175                                                  * if set, should be trsh+1
176                                                  */
177         u8                      rev;
178         unsigned                b_hw:1;         /* bad h/w fixes */
179         unsigned                idle:1;
180         u16                     iestate;        /* Saved interrupt register */
181 };
182
183 static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
184                                       int reg, u16 val)
185 {
186         __raw_writew(val, i2c_dev->base + reg);
187 }
188
189 static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
190 {
191         return __raw_readw(i2c_dev->base + reg);
192 }
193
194 static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
195 {
196         if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
197                 dev->iclk = clk_get(dev->dev, "i2c_ick");
198                 if (IS_ERR(dev->iclk)) {
199                         dev->iclk = NULL;
200                         return -ENODEV;
201                 }
202         }
203
204         dev->fclk = clk_get(dev->dev, "i2c_fck");
205         if (IS_ERR(dev->fclk)) {
206                 if (dev->iclk != NULL) {
207                         clk_put(dev->iclk);
208                         dev->iclk = NULL;
209                 }
210                 dev->fclk = NULL;
211                 return -ENODEV;
212         }
213
214         return 0;
215 }
216
217 static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
218 {
219         clk_put(dev->fclk);
220         dev->fclk = NULL;
221         if (dev->iclk != NULL) {
222                 clk_put(dev->iclk);
223                 dev->iclk = NULL;
224         }
225 }
226
227 static void omap_i2c_unidle(struct omap_i2c_dev *dev)
228 {
229         WARN_ON(!dev->idle);
230
231         if (dev->iclk != NULL)
232                 clk_enable(dev->iclk);
233         clk_enable(dev->fclk);
234         dev->idle = 0;
235         if (dev->iestate)
236                 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
237 }
238
239 static void omap_i2c_idle(struct omap_i2c_dev *dev)
240 {
241         u16 iv;
242
243         WARN_ON(dev->idle);
244
245         dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
246         omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
247         if (dev->rev < OMAP_I2C_REV_2) {
248                 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
249         } else {
250                 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
251
252                 /* Flush posted write before the dev->idle store occurs */
253                 omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
254         }
255         dev->idle = 1;
256         clk_disable(dev->fclk);
257         if (dev->iclk != NULL)
258                 clk_disable(dev->iclk);
259 }
260
261 static int omap_i2c_init(struct omap_i2c_dev *dev)
262 {
263         u16 psc = 0, scll = 0, sclh = 0;
264         u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
265         unsigned long fclk_rate = 12000000;
266         unsigned long timeout;
267         unsigned long internal_clk = 0;
268
269         if (dev->rev >= OMAP_I2C_REV_2) {
270                 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
271                 /* For some reason we need to set the EN bit before the
272                  * reset done bit gets set. */
273                 timeout = jiffies + OMAP_I2C_TIMEOUT;
274                 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
275                 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
276                          SYSS_RESETDONE_MASK)) {
277                         if (time_after(jiffies, timeout)) {
278                                 dev_warn(dev->dev, "timeout waiting "
279                                                 "for controller reset\n");
280                                 return -ETIMEDOUT;
281                         }
282                         msleep(1);
283                 }
284
285                 /* SYSC register is cleared by the reset; rewrite it */
286                 if (dev->rev == OMAP_I2C_REV_ON_2430) {
287
288                         omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
289                                            SYSC_AUTOIDLE_MASK);
290
291                 } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
292                         u32 v;
293
294                         v = SYSC_AUTOIDLE_MASK;
295                         v |= SYSC_ENAWAKEUP_MASK;
296                         v |= (SYSC_IDLEMODE_SMART <<
297                               __ffs(SYSC_SIDLEMODE_MASK));
298                         v |= (SYSC_CLOCKACTIVITY_FCLK <<
299                               __ffs(SYSC_CLOCKACTIVITY_MASK));
300
301                         omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, v);
302                         /*
303                          * Enabling all wakup sources to stop I2C freezing on
304                          * WFI instruction.
305                          * REVISIT: Some wkup sources might not be needed.
306                          */
307                         omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
308                                                         OMAP_I2C_WE_ALL);
309
310                 }
311         }
312         omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
313
314         if (cpu_class_is_omap1()) {
315                 struct clk *armxor_ck;
316
317                 armxor_ck = clk_get(NULL, "armxor_ck");
318                 if (IS_ERR(armxor_ck))
319                         dev_warn(dev->dev, "Could not get armxor_ck\n");
320                 else {
321                         fclk_rate = clk_get_rate(armxor_ck);
322                         clk_put(armxor_ck);
323                 }
324                 /* TRM for 5912 says the I2C clock must be prescaled to be
325                  * between 7 - 12 MHz. The XOR input clock is typically
326                  * 12, 13 or 19.2 MHz. So we should have code that produces:
327                  *
328                  * XOR MHz      Divider         Prescaler
329                  * 12           1               0
330                  * 13           2               1
331                  * 19.2         2               1
332                  */
333                 if (fclk_rate > 12000000)
334                         psc = fclk_rate / 12000000;
335         }
336
337         if (cpu_is_omap2430() || cpu_is_omap34xx()) {
338
339                 /* HSI2C controller internal clk rate should be 19.2 Mhz */
340                 if (dev->speed > 400)
341                         internal_clk = 19200;
342                 else if (dev->speed > 100)
343                         internal_clk = 9600;
344                 else
345                         internal_clk = 4000;
346
347                 fclk_rate = clk_get_rate(dev->fclk) / 1000;
348
349                 /* Compute prescaler divisor */
350                 psc = fclk_rate / internal_clk;
351                 psc = psc - 1;
352
353                 /* If configured for High Speed */
354                 if (dev->speed > 400) {
355                         /* For first phase of HS mode */
356                         fsscll = internal_clk / (400 * 2) - 6;
357                         fssclh = internal_clk / (400 * 2) - 6;
358
359                         /* For second phase of HS mode */
360                         hsscll = fclk_rate / (dev->speed * 2) - 6;
361                         hssclh = fclk_rate / (dev->speed * 2) - 6;
362                 } else {
363                         /* To handle F/S modes */
364                         fsscll = internal_clk / (dev->speed * 2) - 3;
365                         fssclh = internal_clk / (dev->speed * 2) - 9;
366                 }
367                 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
368                 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
369         } else {
370                 /* Program desired operating rate */
371                 fclk_rate /= (psc + 1) * 1000;
372                 if (psc > 2)
373                         psc = 2;
374                 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
375                 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
376         }
377
378         /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
379         omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
380
381         /* SCL low and high time values */
382         omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
383         omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
384
385         if (dev->fifo_size)
386                 /* Note: setup required fifo size - 1 */
387                 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG,
388                                         (dev->fifo_size - 1) << 8 | /* RTRSH */
389                                         OMAP_I2C_BUF_RXFIF_CLR |
390                                         (dev->fifo_size - 1) | /* XTRSH */
391                                         OMAP_I2C_BUF_TXFIF_CLR);
392
393         /* Take the I2C module out of reset: */
394         omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
395
396         /* Enable interrupts */
397         omap_i2c_write_reg(dev, OMAP_I2C_IE_REG,
398                         (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
399                         OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
400                         OMAP_I2C_IE_AL)  | ((dev->fifo_size) ?
401                                 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0));
402         return 0;
403 }
404
405 /*
406  * Waiting on Bus Busy
407  */
408 static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
409 {
410         unsigned long timeout;
411
412         timeout = jiffies + OMAP_I2C_TIMEOUT;
413         while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
414                 if (time_after(jiffies, timeout)) {
415                         dev_warn(dev->dev, "timeout waiting for bus ready\n");
416                         return -ETIMEDOUT;
417                 }
418                 msleep(1);
419         }
420
421         return 0;
422 }
423
424 /*
425  * Low level master read/write transaction.
426  */
427 static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
428                              struct i2c_msg *msg, int stop)
429 {
430         struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
431         int r;
432         u16 w;
433
434         dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
435                 msg->addr, msg->len, msg->flags, stop);
436
437         if (msg->len == 0)
438                 return -EINVAL;
439
440         omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
441
442         /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
443         dev->buf = msg->buf;
444         dev->buf_len = msg->len;
445
446         omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
447
448         /* Clear the FIFO Buffers */
449         w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
450         w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
451         omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
452
453         init_completion(&dev->cmd_complete);
454         dev->cmd_err = 0;
455
456         w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
457
458         /* High speed configuration */
459         if (dev->speed > 400)
460                 w |= OMAP_I2C_CON_OPMODE_HS;
461
462         if (msg->flags & I2C_M_TEN)
463                 w |= OMAP_I2C_CON_XA;
464         if (!(msg->flags & I2C_M_RD))
465                 w |= OMAP_I2C_CON_TRX;
466
467         if (!dev->b_hw && stop)
468                 w |= OMAP_I2C_CON_STP;
469
470         omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
471
472         /*
473          * Don't write stt and stp together on some hardware.
474          */
475         if (dev->b_hw && stop) {
476                 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
477                 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
478                 while (con & OMAP_I2C_CON_STT) {
479                         con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
480
481                         /* Let the user know if i2c is in a bad state */
482                         if (time_after(jiffies, delay)) {
483                                 dev_err(dev->dev, "controller timed out "
484                                 "waiting for start condition to finish\n");
485                                 return -ETIMEDOUT;
486                         }
487                         cpu_relax();
488                 }
489
490                 w |= OMAP_I2C_CON_STP;
491                 w &= ~OMAP_I2C_CON_STT;
492                 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
493         }
494
495         /*
496          * REVISIT: We should abort the transfer on signals, but the bus goes
497          * into arbitration and we're currently unable to recover from it.
498          */
499         r = wait_for_completion_timeout(&dev->cmd_complete,
500                                         OMAP_I2C_TIMEOUT);
501         dev->buf_len = 0;
502         if (r < 0)
503                 return r;
504         if (r == 0) {
505                 dev_err(dev->dev, "controller timed out\n");
506                 omap_i2c_init(dev);
507                 return -ETIMEDOUT;
508         }
509
510         if (likely(!dev->cmd_err))
511                 return 0;
512
513         /* We have an error */
514         if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
515                             OMAP_I2C_STAT_XUDF)) {
516                 omap_i2c_init(dev);
517                 return -EIO;
518         }
519
520         if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
521                 if (msg->flags & I2C_M_IGNORE_NAK)
522                         return 0;
523                 if (stop) {
524                         w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
525                         w |= OMAP_I2C_CON_STP;
526                         omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
527                 }
528                 return -EREMOTEIO;
529         }
530         return -EIO;
531 }
532
533
534 /*
535  * Prepare controller for a transaction and call omap_i2c_xfer_msg
536  * to do the work during IRQ processing.
537  */
538 static int
539 omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
540 {
541         struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
542         int i;
543         int r;
544
545         omap_i2c_unidle(dev);
546
547         r = omap_i2c_wait_for_bb(dev);
548         if (r < 0)
549                 goto out;
550
551         for (i = 0; i < num; i++) {
552                 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
553                 if (r != 0)
554                         break;
555         }
556
557         if (r == 0)
558                 r = num;
559 out:
560         omap_i2c_idle(dev);
561         return r;
562 }
563
564 static u32
565 omap_i2c_func(struct i2c_adapter *adap)
566 {
567         return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
568 }
569
570 static inline void
571 omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
572 {
573         dev->cmd_err |= err;
574         complete(&dev->cmd_complete);
575 }
576
577 static inline void
578 omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
579 {
580         omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
581 }
582
583 /* rev1 devices are apparently only on some 15xx */
584 #ifdef CONFIG_ARCH_OMAP15XX
585
586 static irqreturn_t
587 omap_i2c_rev1_isr(int this_irq, void *dev_id)
588 {
589         struct omap_i2c_dev *dev = dev_id;
590         u16 iv, w;
591
592         if (dev->idle)
593                 return IRQ_NONE;
594
595         iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
596         switch (iv) {
597         case 0x00:      /* None */
598                 break;
599         case 0x01:      /* Arbitration lost */
600                 dev_err(dev->dev, "Arbitration lost\n");
601                 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
602                 break;
603         case 0x02:      /* No acknowledgement */
604                 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
605                 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
606                 break;
607         case 0x03:      /* Register access ready */
608                 omap_i2c_complete_cmd(dev, 0);
609                 break;
610         case 0x04:      /* Receive data ready */
611                 if (dev->buf_len) {
612                         w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
613                         *dev->buf++ = w;
614                         dev->buf_len--;
615                         if (dev->buf_len) {
616                                 *dev->buf++ = w >> 8;
617                                 dev->buf_len--;
618                         }
619                 } else
620                         dev_err(dev->dev, "RRDY IRQ while no data requested\n");
621                 break;
622         case 0x05:      /* Transmit data ready */
623                 if (dev->buf_len) {
624                         w = *dev->buf++;
625                         dev->buf_len--;
626                         if (dev->buf_len) {
627                                 w |= *dev->buf++ << 8;
628                                 dev->buf_len--;
629                         }
630                         omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
631                 } else
632                         dev_err(dev->dev, "XRDY IRQ while no data to send\n");
633                 break;
634         default:
635                 return IRQ_NONE;
636         }
637
638         return IRQ_HANDLED;
639 }
640 #else
641 #define omap_i2c_rev1_isr               NULL
642 #endif
643
644 static irqreturn_t
645 omap_i2c_isr(int this_irq, void *dev_id)
646 {
647         struct omap_i2c_dev *dev = dev_id;
648         u16 bits;
649         u16 stat, w;
650         int err, count = 0;
651
652         if (dev->idle)
653                 return IRQ_NONE;
654
655         bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
656         while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
657                 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
658                 if (count++ == 100) {
659                         dev_warn(dev->dev, "Too much work in one IRQ\n");
660                         break;
661                 }
662
663                 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
664
665                 err = 0;
666                 if (stat & OMAP_I2C_STAT_NACK) {
667                         err |= OMAP_I2C_STAT_NACK;
668                         omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
669                                            OMAP_I2C_CON_STP);
670                 }
671                 if (stat & OMAP_I2C_STAT_AL) {
672                         dev_err(dev->dev, "Arbitration lost\n");
673                         err |= OMAP_I2C_STAT_AL;
674                 }
675                 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
676                                         OMAP_I2C_STAT_AL))
677                         omap_i2c_complete_cmd(dev, err);
678                 if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
679                         u8 num_bytes = 1;
680                         if (dev->fifo_size) {
681                                 if (stat & OMAP_I2C_STAT_RRDY)
682                                         num_bytes = dev->fifo_size;
683                                 else
684                                         num_bytes = (omap_i2c_read_reg(dev,
685                                                         OMAP_I2C_BUFSTAT_REG)
686                                                         >> 8) & 0x3F;
687                         }
688                         while (num_bytes) {
689                                 num_bytes--;
690                                 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
691                                 if (dev->buf_len) {
692                                         *dev->buf++ = w;
693                                         dev->buf_len--;
694                                         /* Data reg from 2430 is 8 bit wide */
695                                         if (!cpu_is_omap2430() &&
696                                                         !cpu_is_omap34xx()) {
697                                                 if (dev->buf_len) {
698                                                         *dev->buf++ = w >> 8;
699                                                         dev->buf_len--;
700                                                 }
701                                         }
702                                 } else {
703                                         if (stat & OMAP_I2C_STAT_RRDY)
704                                                 dev_err(dev->dev,
705                                                         "RRDY IRQ while no data"
706                                                                 " requested\n");
707                                         if (stat & OMAP_I2C_STAT_RDR)
708                                                 dev_err(dev->dev,
709                                                         "RDR IRQ while no data"
710                                                                 " requested\n");
711                                         break;
712                                 }
713                         }
714                         omap_i2c_ack_stat(dev,
715                                 stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
716                         continue;
717                 }
718                 if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
719                         u8 num_bytes = 1;
720                         if (dev->fifo_size) {
721                                 if (stat & OMAP_I2C_STAT_XRDY)
722                                         num_bytes = dev->fifo_size;
723                                 else
724                                         num_bytes = (omap_i2c_read_reg(dev,
725                                                         OMAP_I2C_BUFSTAT_REG))
726                                                         & 0x3F;
727                         }
728                         while (num_bytes) {
729                                 num_bytes--;
730                                 w = 0;
731                                 if (dev->buf_len) {
732                                         w = *dev->buf++;
733                                         dev->buf_len--;
734                                         /* Data reg from  2430 is 8 bit wide */
735                                         if (!cpu_is_omap2430() &&
736                                                         !cpu_is_omap34xx()) {
737                                                 if (dev->buf_len) {
738                                                         w |= *dev->buf++ << 8;
739                                                         dev->buf_len--;
740                                                 }
741                                         }
742                                 } else {
743                                         if (stat & OMAP_I2C_STAT_XRDY)
744                                                 dev_err(dev->dev,
745                                                         "XRDY IRQ while no "
746                                                         "data to send\n");
747                                         if (stat & OMAP_I2C_STAT_XDR)
748                                                 dev_err(dev->dev,
749                                                         "XDR IRQ while no "
750                                                         "data to send\n");
751                                         break;
752                                 }
753                                 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
754                         }
755                         omap_i2c_ack_stat(dev,
756                                 stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
757                         continue;
758                 }
759                 if (stat & OMAP_I2C_STAT_ROVR) {
760                         dev_err(dev->dev, "Receive overrun\n");
761                         dev->cmd_err |= OMAP_I2C_STAT_ROVR;
762                 }
763                 if (stat & OMAP_I2C_STAT_XUDF) {
764                         dev_err(dev->dev, "Transmit underflow\n");
765                         dev->cmd_err |= OMAP_I2C_STAT_XUDF;
766                 }
767         }
768
769         return count ? IRQ_HANDLED : IRQ_NONE;
770 }
771
772 static const struct i2c_algorithm omap_i2c_algo = {
773         .master_xfer    = omap_i2c_xfer,
774         .functionality  = omap_i2c_func,
775 };
776
777 static int __init
778 omap_i2c_probe(struct platform_device *pdev)
779 {
780         struct omap_i2c_dev     *dev;
781         struct i2c_adapter      *adap;
782         struct resource         *mem, *irq, *ioarea;
783         void *isr;
784         int r;
785         u32 speed = 0;
786
787         /* NOTE: driver uses the static register mapping */
788         mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
789         if (!mem) {
790                 dev_err(&pdev->dev, "no mem resource?\n");
791                 return -ENODEV;
792         }
793         irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
794         if (!irq) {
795                 dev_err(&pdev->dev, "no irq resource?\n");
796                 return -ENODEV;
797         }
798
799         ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
800                         pdev->name);
801         if (!ioarea) {
802                 dev_err(&pdev->dev, "I2C region already claimed\n");
803                 return -EBUSY;
804         }
805
806         dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
807         if (!dev) {
808                 r = -ENOMEM;
809                 goto err_release_region;
810         }
811
812         if (pdev->dev.platform_data != NULL)
813                 speed = *(u32 *)pdev->dev.platform_data;
814         else
815                 speed = 100;    /* Defualt speed */
816
817         dev->speed = speed;
818         dev->idle = 1;
819         dev->dev = &pdev->dev;
820         dev->irq = irq->start;
821         dev->base = ioremap(mem->start, mem->end - mem->start + 1);
822         if (!dev->base) {
823                 r = -ENOMEM;
824                 goto err_free_mem;
825         }
826
827         platform_set_drvdata(pdev, dev);
828
829         if ((r = omap_i2c_get_clocks(dev)) != 0)
830                 goto err_iounmap;
831
832         omap_i2c_unidle(dev);
833
834         dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
835
836         if (cpu_is_omap2430() || cpu_is_omap34xx()) {
837                 u16 s;
838
839                 /* Set up the fifo size - Get total size */
840                 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
841                 dev->fifo_size = 0x8 << s;
842
843                 /*
844                  * Set up notification threshold as half the total available
845                  * size. This is to ensure that we can handle the status on int
846                  * call back latencies.
847                  */
848                 dev->fifo_size = (dev->fifo_size / 2);
849                 dev->b_hw = 1; /* Enable hardware fixes */
850         }
851
852         /* reset ASAP, clearing any IRQs */
853         omap_i2c_init(dev);
854
855         isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
856         r = request_irq(dev->irq, isr, 0, pdev->name, dev);
857
858         if (r) {
859                 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
860                 goto err_unuse_clocks;
861         }
862
863         dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
864                  pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
865
866         omap_i2c_idle(dev);
867
868         adap = &dev->adapter;
869         i2c_set_adapdata(adap, dev);
870         adap->owner = THIS_MODULE;
871         adap->class = I2C_CLASS_HWMON;
872         strncpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
873         adap->algo = &omap_i2c_algo;
874         adap->dev.parent = &pdev->dev;
875
876         /* i2c device drivers may be active on return from add_adapter() */
877         adap->nr = pdev->id;
878         r = i2c_add_numbered_adapter(adap);
879         if (r) {
880                 dev_err(dev->dev, "failure adding adapter\n");
881                 goto err_free_irq;
882         }
883
884         return 0;
885
886 err_free_irq:
887         free_irq(dev->irq, dev);
888 err_unuse_clocks:
889         omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
890         omap_i2c_idle(dev);
891         omap_i2c_put_clocks(dev);
892 err_iounmap:
893         iounmap(dev->base);
894 err_free_mem:
895         platform_set_drvdata(pdev, NULL);
896         kfree(dev);
897 err_release_region:
898         release_mem_region(mem->start, (mem->end - mem->start) + 1);
899
900         return r;
901 }
902
903 static int
904 omap_i2c_remove(struct platform_device *pdev)
905 {
906         struct omap_i2c_dev     *dev = platform_get_drvdata(pdev);
907         struct resource         *mem;
908
909         platform_set_drvdata(pdev, NULL);
910
911         free_irq(dev->irq, dev);
912         i2c_del_adapter(&dev->adapter);
913         omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
914         omap_i2c_put_clocks(dev);
915         iounmap(dev->base);
916         kfree(dev);
917         mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
918         release_mem_region(mem->start, (mem->end - mem->start) + 1);
919         return 0;
920 }
921
922 static struct platform_driver omap_i2c_driver = {
923         .probe          = omap_i2c_probe,
924         .remove         = omap_i2c_remove,
925         .driver         = {
926                 .name   = "i2c_omap",
927                 .owner  = THIS_MODULE,
928         },
929 };
930
931 /* I2C may be needed to bring up other drivers */
932 static int __init
933 omap_i2c_init_driver(void)
934 {
935         return platform_driver_register(&omap_i2c_driver);
936 }
937 subsys_initcall(omap_i2c_init_driver);
938
939 static void __exit omap_i2c_exit_driver(void)
940 {
941         platform_driver_unregister(&omap_i2c_driver);
942 }
943 module_exit(omap_i2c_exit_driver);
944
945 MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
946 MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
947 MODULE_LICENSE("GPL");
948 MODULE_ALIAS("platform:i2c_omap");