]> www.pilppa.org Git - linux-2.6-omap-h63xx.git/blob - drivers/infiniband/hw/ehca/ehca_qp.c
IB/ehca: Support more than 4k QPs for userspace and kernelspace
[linux-2.6-omap-h63xx.git] / drivers / infiniband / hw / ehca / ehca_qp.c
1 /*
2  *  IBM eServer eHCA Infiniband device driver for Linux on POWER
3  *
4  *  QP functions
5  *
6  *  Authors: Joachim Fenkes <fenkes@de.ibm.com>
7  *           Stefan Roscher <stefan.roscher@de.ibm.com>
8  *           Waleri Fomin <fomin@de.ibm.com>
9  *           Hoang-Nam Nguyen <hnguyen@de.ibm.com>
10  *           Reinhard Ernst <rernst@de.ibm.com>
11  *           Heiko J Schick <schickhj@de.ibm.com>
12  *
13  *  Copyright (c) 2005 IBM Corporation
14  *
15  *  All rights reserved.
16  *
17  *  This source code is distributed under a dual license of GPL v2.0 and OpenIB
18  *  BSD.
19  *
20  * OpenIB BSD License
21  *
22  * Redistribution and use in source and binary forms, with or without
23  * modification, are permitted provided that the following conditions are met:
24  *
25  * Redistributions of source code must retain the above copyright notice, this
26  * list of conditions and the following disclaimer.
27  *
28  * Redistributions in binary form must reproduce the above copyright notice,
29  * this list of conditions and the following disclaimer in the documentation
30  * and/or other materials
31  * provided with the distribution.
32  *
33  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
34  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
35  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
36  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
37  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
38  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
39  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
40  * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
41  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
42  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
43  * POSSIBILITY OF SUCH DAMAGE.
44  */
45
46
47 #include <asm/current.h>
48
49 #include "ehca_classes.h"
50 #include "ehca_tools.h"
51 #include "ehca_qes.h"
52 #include "ehca_iverbs.h"
53 #include "hcp_if.h"
54 #include "hipz_fns.h"
55
56 static struct kmem_cache *qp_cache;
57
58 /*
59  * attributes not supported by query qp
60  */
61 #define QP_ATTR_QUERY_NOT_SUPPORTED (IB_QP_MAX_DEST_RD_ATOMIC | \
62                                      IB_QP_MAX_QP_RD_ATOMIC   | \
63                                      IB_QP_ACCESS_FLAGS       | \
64                                      IB_QP_EN_SQD_ASYNC_NOTIFY)
65
66 /*
67  * ehca (internal) qp state values
68  */
69 enum ehca_qp_state {
70         EHCA_QPS_RESET = 1,
71         EHCA_QPS_INIT = 2,
72         EHCA_QPS_RTR = 3,
73         EHCA_QPS_RTS = 5,
74         EHCA_QPS_SQD = 6,
75         EHCA_QPS_SQE = 8,
76         EHCA_QPS_ERR = 128
77 };
78
79 /*
80  * qp state transitions as defined by IB Arch Rel 1.1 page 431
81  */
82 enum ib_qp_statetrans {
83         IB_QPST_ANY2RESET,
84         IB_QPST_ANY2ERR,
85         IB_QPST_RESET2INIT,
86         IB_QPST_INIT2RTR,
87         IB_QPST_INIT2INIT,
88         IB_QPST_RTR2RTS,
89         IB_QPST_RTS2SQD,
90         IB_QPST_RTS2RTS,
91         IB_QPST_SQD2RTS,
92         IB_QPST_SQE2RTS,
93         IB_QPST_SQD2SQD,
94         IB_QPST_MAX     /* nr of transitions, this must be last!!! */
95 };
96
97 /*
98  * ib2ehca_qp_state maps IB to ehca qp_state
99  * returns ehca qp state corresponding to given ib qp state
100  */
101 static inline enum ehca_qp_state ib2ehca_qp_state(enum ib_qp_state ib_qp_state)
102 {
103         switch (ib_qp_state) {
104         case IB_QPS_RESET:
105                 return EHCA_QPS_RESET;
106         case IB_QPS_INIT:
107                 return EHCA_QPS_INIT;
108         case IB_QPS_RTR:
109                 return EHCA_QPS_RTR;
110         case IB_QPS_RTS:
111                 return EHCA_QPS_RTS;
112         case IB_QPS_SQD:
113                 return EHCA_QPS_SQD;
114         case IB_QPS_SQE:
115                 return EHCA_QPS_SQE;
116         case IB_QPS_ERR:
117                 return EHCA_QPS_ERR;
118         default:
119                 ehca_gen_err("invalid ib_qp_state=%x", ib_qp_state);
120                 return -EINVAL;
121         }
122 }
123
124 /*
125  * ehca2ib_qp_state maps ehca to IB qp_state
126  * returns ib qp state corresponding to given ehca qp state
127  */
128 static inline enum ib_qp_state ehca2ib_qp_state(enum ehca_qp_state
129                                                 ehca_qp_state)
130 {
131         switch (ehca_qp_state) {
132         case EHCA_QPS_RESET:
133                 return IB_QPS_RESET;
134         case EHCA_QPS_INIT:
135                 return IB_QPS_INIT;
136         case EHCA_QPS_RTR:
137                 return IB_QPS_RTR;
138         case EHCA_QPS_RTS:
139                 return IB_QPS_RTS;
140         case EHCA_QPS_SQD:
141                 return IB_QPS_SQD;
142         case EHCA_QPS_SQE:
143                 return IB_QPS_SQE;
144         case EHCA_QPS_ERR:
145                 return IB_QPS_ERR;
146         default:
147                 ehca_gen_err("invalid ehca_qp_state=%x", ehca_qp_state);
148                 return -EINVAL;
149         }
150 }
151
152 /*
153  * ehca_qp_type used as index for req_attr and opt_attr of
154  * struct ehca_modqp_statetrans
155  */
156 enum ehca_qp_type {
157         QPT_RC = 0,
158         QPT_UC = 1,
159         QPT_UD = 2,
160         QPT_SQP = 3,
161         QPT_MAX
162 };
163
164 /*
165  * ib2ehcaqptype maps Ib to ehca qp_type
166  * returns ehca qp type corresponding to ib qp type
167  */
168 static inline enum ehca_qp_type ib2ehcaqptype(enum ib_qp_type ibqptype)
169 {
170         switch (ibqptype) {
171         case IB_QPT_SMI:
172         case IB_QPT_GSI:
173                 return QPT_SQP;
174         case IB_QPT_RC:
175                 return QPT_RC;
176         case IB_QPT_UC:
177                 return QPT_UC;
178         case IB_QPT_UD:
179                 return QPT_UD;
180         default:
181                 ehca_gen_err("Invalid ibqptype=%x", ibqptype);
182                 return -EINVAL;
183         }
184 }
185
186 static inline enum ib_qp_statetrans get_modqp_statetrans(int ib_fromstate,
187                                                          int ib_tostate)
188 {
189         int index = -EINVAL;
190         switch (ib_tostate) {
191         case IB_QPS_RESET:
192                 index = IB_QPST_ANY2RESET;
193                 break;
194         case IB_QPS_INIT:
195                 switch (ib_fromstate) {
196                 case IB_QPS_RESET:
197                         index = IB_QPST_RESET2INIT;
198                         break;
199                 case IB_QPS_INIT:
200                         index = IB_QPST_INIT2INIT;
201                         break;
202                 }
203                 break;
204         case IB_QPS_RTR:
205                 if (ib_fromstate == IB_QPS_INIT)
206                         index = IB_QPST_INIT2RTR;
207                 break;
208         case IB_QPS_RTS:
209                 switch (ib_fromstate) {
210                 case IB_QPS_RTR:
211                         index = IB_QPST_RTR2RTS;
212                         break;
213                 case IB_QPS_RTS:
214                         index = IB_QPST_RTS2RTS;
215                         break;
216                 case IB_QPS_SQD:
217                         index = IB_QPST_SQD2RTS;
218                         break;
219                 case IB_QPS_SQE:
220                         index = IB_QPST_SQE2RTS;
221                         break;
222                 }
223                 break;
224         case IB_QPS_SQD:
225                 if (ib_fromstate == IB_QPS_RTS)
226                         index = IB_QPST_RTS2SQD;
227                 break;
228         case IB_QPS_SQE:
229                 break;
230         case IB_QPS_ERR:
231                 index = IB_QPST_ANY2ERR;
232                 break;
233         default:
234                 break;
235         }
236         return index;
237 }
238
239 /*
240  * ibqptype2servicetype returns hcp service type corresponding to given
241  * ib qp type used by create_qp()
242  */
243 static inline int ibqptype2servicetype(enum ib_qp_type ibqptype)
244 {
245         switch (ibqptype) {
246         case IB_QPT_SMI:
247         case IB_QPT_GSI:
248                 return ST_UD;
249         case IB_QPT_RC:
250                 return ST_RC;
251         case IB_QPT_UC:
252                 return ST_UC;
253         case IB_QPT_UD:
254                 return ST_UD;
255         case IB_QPT_RAW_IPV6:
256                 return -EINVAL;
257         case IB_QPT_RAW_ETY:
258                 return -EINVAL;
259         default:
260                 ehca_gen_err("Invalid ibqptype=%x", ibqptype);
261                 return -EINVAL;
262         }
263 }
264
265 /*
266  * init userspace queue info from ipz_queue data
267  */
268 static inline void queue2resp(struct ipzu_queue_resp *resp,
269                               struct ipz_queue *queue)
270 {
271         resp->qe_size = queue->qe_size;
272         resp->act_nr_of_sg = queue->act_nr_of_sg;
273         resp->queue_length = queue->queue_length;
274         resp->pagesize = queue->pagesize;
275         resp->toggle_state = queue->toggle_state;
276         resp->offset = queue->offset;
277 }
278
279 /*
280  * init_qp_queue initializes/constructs r/squeue and registers queue pages.
281  */
282 static inline int init_qp_queue(struct ehca_shca *shca,
283                                 struct ehca_pd *pd,
284                                 struct ehca_qp *my_qp,
285                                 struct ipz_queue *queue,
286                                 int q_type,
287                                 u64 expected_hret,
288                                 struct ehca_alloc_queue_parms *parms,
289                                 int wqe_size)
290 {
291         int ret, cnt, ipz_rc, nr_q_pages;
292         void *vpage;
293         u64 rpage, h_ret;
294         struct ib_device *ib_dev = &shca->ib_device;
295         struct ipz_adapter_handle ipz_hca_handle = shca->ipz_hca_handle;
296
297         if (!parms->queue_size)
298                 return 0;
299
300         if (parms->is_small) {
301                 nr_q_pages = 1;
302                 ipz_rc = ipz_queue_ctor(pd, queue, nr_q_pages,
303                                         128 << parms->page_size,
304                                         wqe_size, parms->act_nr_sges, 1);
305         } else {
306                 nr_q_pages = parms->queue_size;
307                 ipz_rc = ipz_queue_ctor(pd, queue, nr_q_pages,
308                                         EHCA_PAGESIZE, wqe_size,
309                                         parms->act_nr_sges, 0);
310         }
311
312         if (!ipz_rc) {
313                 ehca_err(ib_dev, "Cannot allocate page for queue. ipz_rc=%x",
314                          ipz_rc);
315                 return -EBUSY;
316         }
317
318         /* register queue pages */
319         for (cnt = 0; cnt < nr_q_pages; cnt++) {
320                 vpage = ipz_qpageit_get_inc(queue);
321                 if (!vpage) {
322                         ehca_err(ib_dev, "ipz_qpageit_get_inc() "
323                                  "failed p_vpage= %p", vpage);
324                         ret = -EINVAL;
325                         goto init_qp_queue1;
326                 }
327                 rpage = virt_to_abs(vpage);
328
329                 h_ret = hipz_h_register_rpage_qp(ipz_hca_handle,
330                                                  my_qp->ipz_qp_handle,
331                                                  NULL, 0, q_type,
332                                                  rpage, parms->is_small ? 0 : 1,
333                                                  my_qp->galpas.kernel);
334                 if (cnt == (nr_q_pages - 1)) {  /* last page! */
335                         if (h_ret != expected_hret) {
336                                 ehca_err(ib_dev, "hipz_qp_register_rpage() "
337                                          "h_ret= %lx ", h_ret);
338                                 ret = ehca2ib_return_code(h_ret);
339                                 goto init_qp_queue1;
340                         }
341                         vpage = ipz_qpageit_get_inc(&my_qp->ipz_rqueue);
342                         if (vpage) {
343                                 ehca_err(ib_dev, "ipz_qpageit_get_inc() "
344                                          "should not succeed vpage=%p", vpage);
345                                 ret = -EINVAL;
346                                 goto init_qp_queue1;
347                         }
348                 } else {
349                         if (h_ret != H_PAGE_REGISTERED) {
350                                 ehca_err(ib_dev, "hipz_qp_register_rpage() "
351                                          "h_ret= %lx ", h_ret);
352                                 ret = ehca2ib_return_code(h_ret);
353                                 goto init_qp_queue1;
354                         }
355                 }
356         }
357
358         ipz_qeit_reset(queue);
359
360         return 0;
361
362 init_qp_queue1:
363         ipz_queue_dtor(pd, queue);
364         return ret;
365 }
366
367 static inline int ehca_calc_wqe_size(int act_nr_sge, int is_llqp)
368 {
369         if (is_llqp)
370                 return 128 << act_nr_sge;
371         else
372                 return offsetof(struct ehca_wqe,
373                                 u.nud.sg_list[act_nr_sge]);
374 }
375
376 static void ehca_determine_small_queue(struct ehca_alloc_queue_parms *queue,
377                                        int req_nr_sge, int is_llqp)
378 {
379         u32 wqe_size, q_size;
380         int act_nr_sge = req_nr_sge;
381
382         if (!is_llqp)
383                 /* round up #SGEs so WQE size is a power of 2 */
384                 for (act_nr_sge = 4; act_nr_sge <= 252;
385                      act_nr_sge = 4 + 2 * act_nr_sge)
386                         if (act_nr_sge >= req_nr_sge)
387                                 break;
388
389         wqe_size = ehca_calc_wqe_size(act_nr_sge, is_llqp);
390         q_size = wqe_size * (queue->max_wr + 1);
391
392         if (q_size <= 512)
393                 queue->page_size = 2;
394         else if (q_size <= 1024)
395                 queue->page_size = 3;
396         else
397                 queue->page_size = 0;
398
399         queue->is_small = (queue->page_size != 0);
400 }
401
402 /*
403  * Create an ib_qp struct that is either a QP or an SRQ, depending on
404  * the value of the is_srq parameter. If init_attr and srq_init_attr share
405  * fields, the field out of init_attr is used.
406  */
407 static struct ehca_qp *internal_create_qp(
408         struct ib_pd *pd,
409         struct ib_qp_init_attr *init_attr,
410         struct ib_srq_init_attr *srq_init_attr,
411         struct ib_udata *udata, int is_srq)
412 {
413         struct ehca_qp *my_qp;
414         struct ehca_pd *my_pd = container_of(pd, struct ehca_pd, ib_pd);
415         struct ehca_shca *shca = container_of(pd->device, struct ehca_shca,
416                                               ib_device);
417         struct ib_ucontext *context = NULL;
418         u64 h_ret;
419         int is_llqp = 0, has_srq = 0;
420         int qp_type, max_send_sge, max_recv_sge, ret;
421
422         /* h_call's out parameters */
423         struct ehca_alloc_qp_parms parms;
424         u32 swqe_size = 0, rwqe_size = 0, ib_qp_num;
425         unsigned long flags;
426
427         memset(&parms, 0, sizeof(parms));
428         qp_type = init_attr->qp_type;
429
430         if (init_attr->sq_sig_type != IB_SIGNAL_REQ_WR &&
431                 init_attr->sq_sig_type != IB_SIGNAL_ALL_WR) {
432                 ehca_err(pd->device, "init_attr->sg_sig_type=%x not allowed",
433                          init_attr->sq_sig_type);
434                 return ERR_PTR(-EINVAL);
435         }
436
437         /* save LLQP info */
438         if (qp_type & 0x80) {
439                 is_llqp = 1;
440                 parms.ext_type = EQPT_LLQP;
441                 parms.ll_comp_flags = qp_type & LLQP_COMP_MASK;
442         }
443         qp_type &= 0x1F;
444         init_attr->qp_type &= 0x1F;
445
446         /* handle SRQ base QPs */
447         if (init_attr->srq) {
448                 struct ehca_qp *my_srq =
449                         container_of(init_attr->srq, struct ehca_qp, ib_srq);
450
451                 has_srq = 1;
452                 parms.ext_type = EQPT_SRQBASE;
453                 parms.srq_qpn = my_srq->real_qp_num;
454                 parms.srq_token = my_srq->token;
455         }
456
457         if (is_llqp && has_srq) {
458                 ehca_err(pd->device, "LLQPs can't have an SRQ");
459                 return ERR_PTR(-EINVAL);
460         }
461
462         /* handle SRQs */
463         if (is_srq) {
464                 parms.ext_type = EQPT_SRQ;
465                 parms.srq_limit = srq_init_attr->attr.srq_limit;
466                 if (init_attr->cap.max_recv_sge > 3) {
467                         ehca_err(pd->device, "no more than three SGEs "
468                                  "supported for SRQ  pd=%p  max_sge=%x",
469                                  pd, init_attr->cap.max_recv_sge);
470                         return ERR_PTR(-EINVAL);
471                 }
472         }
473
474         /* check QP type */
475         if (qp_type != IB_QPT_UD &&
476             qp_type != IB_QPT_UC &&
477             qp_type != IB_QPT_RC &&
478             qp_type != IB_QPT_SMI &&
479             qp_type != IB_QPT_GSI) {
480                 ehca_err(pd->device, "wrong QP Type=%x", qp_type);
481                 return ERR_PTR(-EINVAL);
482         }
483
484         if (is_llqp) {
485                 switch (qp_type) {
486                 case IB_QPT_RC:
487                         if ((init_attr->cap.max_send_wr > 255) ||
488                             (init_attr->cap.max_recv_wr > 255)) {
489                                 ehca_err(pd->device,
490                                          "Invalid Number of max_sq_wr=%x "
491                                          "or max_rq_wr=%x for RC LLQP",
492                                          init_attr->cap.max_send_wr,
493                                          init_attr->cap.max_recv_wr);
494                                 return ERR_PTR(-EINVAL);
495                         }
496                         break;
497                 case IB_QPT_UD:
498                         if (!EHCA_BMASK_GET(HCA_CAP_UD_LL_QP, shca->hca_cap)) {
499                                 ehca_err(pd->device, "UD LLQP not supported "
500                                          "by this adapter");
501                                 return ERR_PTR(-ENOSYS);
502                         }
503                         if (!(init_attr->cap.max_send_sge <= 5
504                             && init_attr->cap.max_send_sge >= 1
505                             && init_attr->cap.max_recv_sge <= 5
506                             && init_attr->cap.max_recv_sge >= 1)) {
507                                 ehca_err(pd->device,
508                                          "Invalid Number of max_send_sge=%x "
509                                          "or max_recv_sge=%x for UD LLQP",
510                                          init_attr->cap.max_send_sge,
511                                          init_attr->cap.max_recv_sge);
512                                 return ERR_PTR(-EINVAL);
513                         } else if (init_attr->cap.max_send_wr > 255) {
514                                 ehca_err(pd->device,
515                                          "Invalid Number of "
516                                          "ax_send_wr=%x for UD QP_TYPE=%x",
517                                          init_attr->cap.max_send_wr, qp_type);
518                                 return ERR_PTR(-EINVAL);
519                         }
520                         break;
521                 default:
522                         ehca_err(pd->device, "unsupported LL QP Type=%x",
523                                  qp_type);
524                         return ERR_PTR(-EINVAL);
525                         break;
526                 }
527         }
528
529         if (pd->uobject && udata)
530                 context = pd->uobject->context;
531
532         my_qp = kmem_cache_zalloc(qp_cache, GFP_KERNEL);
533         if (!my_qp) {
534                 ehca_err(pd->device, "pd=%p not enough memory to alloc qp", pd);
535                 return ERR_PTR(-ENOMEM);
536         }
537
538         spin_lock_init(&my_qp->spinlock_s);
539         spin_lock_init(&my_qp->spinlock_r);
540         my_qp->qp_type = qp_type;
541         my_qp->ext_type = parms.ext_type;
542
543         if (init_attr->recv_cq)
544                 my_qp->recv_cq =
545                         container_of(init_attr->recv_cq, struct ehca_cq, ib_cq);
546         if (init_attr->send_cq)
547                 my_qp->send_cq =
548                         container_of(init_attr->send_cq, struct ehca_cq, ib_cq);
549
550         do {
551                 if (!idr_pre_get(&ehca_qp_idr, GFP_KERNEL)) {
552                         ret = -ENOMEM;
553                         ehca_err(pd->device, "Can't reserve idr resources.");
554                         goto create_qp_exit0;
555                 }
556
557                 write_lock_irqsave(&ehca_qp_idr_lock, flags);
558                 ret = idr_get_new(&ehca_qp_idr, my_qp, &my_qp->token);
559                 write_unlock_irqrestore(&ehca_qp_idr_lock, flags);
560         } while (ret == -EAGAIN);
561
562         if (ret) {
563                 ret = -ENOMEM;
564                 ehca_err(pd->device, "Can't allocate new idr entry.");
565                 goto create_qp_exit0;
566         }
567
568         if (my_qp->token > 0x1FFFFFF) {
569                 ret = -EINVAL;
570                 ehca_err(pd->device, "Invalid number of qp");
571                 goto create_qp_exit1;
572         }
573
574         parms.servicetype = ibqptype2servicetype(qp_type);
575         if (parms.servicetype < 0) {
576                 ret = -EINVAL;
577                 ehca_err(pd->device, "Invalid qp_type=%x", qp_type);
578                 goto create_qp_exit1;
579         }
580
581         if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
582                 parms.sigtype = HCALL_SIGT_EVERY;
583         else
584                 parms.sigtype = HCALL_SIGT_BY_WQE;
585
586         /* UD_AV CIRCUMVENTION */
587         max_send_sge = init_attr->cap.max_send_sge;
588         max_recv_sge = init_attr->cap.max_recv_sge;
589         if (parms.servicetype == ST_UD && !is_llqp) {
590                 max_send_sge += 2;
591                 max_recv_sge += 2;
592         }
593
594         parms.token = my_qp->token;
595         parms.eq_handle = shca->eq.ipz_eq_handle;
596         parms.pd = my_pd->fw_pd;
597         if (my_qp->send_cq)
598                 parms.send_cq_handle = my_qp->send_cq->ipz_cq_handle;
599         if (my_qp->recv_cq)
600                 parms.recv_cq_handle = my_qp->recv_cq->ipz_cq_handle;
601
602         parms.squeue.max_wr = init_attr->cap.max_send_wr;
603         parms.rqueue.max_wr = init_attr->cap.max_recv_wr;
604         parms.squeue.max_sge = max_send_sge;
605         parms.rqueue.max_sge = max_recv_sge;
606
607         if (EHCA_BMASK_GET(HCA_CAP_MINI_QP, shca->hca_cap)) {
608                 if (HAS_SQ(my_qp))
609                         ehca_determine_small_queue(
610                                 &parms.squeue, max_send_sge, is_llqp);
611                 if (HAS_RQ(my_qp))
612                         ehca_determine_small_queue(
613                                 &parms.rqueue, max_recv_sge, is_llqp);
614                 parms.qp_storage =
615                         (parms.squeue.is_small || parms.rqueue.is_small);
616         }
617
618         h_ret = hipz_h_alloc_resource_qp(shca->ipz_hca_handle, &parms);
619         if (h_ret != H_SUCCESS) {
620                 ehca_err(pd->device, "h_alloc_resource_qp() failed h_ret=%lx",
621                          h_ret);
622                 ret = ehca2ib_return_code(h_ret);
623                 goto create_qp_exit1;
624         }
625
626         ib_qp_num = my_qp->real_qp_num = parms.real_qp_num;
627         my_qp->ipz_qp_handle = parms.qp_handle;
628         my_qp->galpas = parms.galpas;
629
630         swqe_size = ehca_calc_wqe_size(parms.squeue.act_nr_sges, is_llqp);
631         rwqe_size = ehca_calc_wqe_size(parms.rqueue.act_nr_sges, is_llqp);
632
633         switch (qp_type) {
634         case IB_QPT_RC:
635                 if (is_llqp) {
636                         parms.squeue.act_nr_sges = 1;
637                         parms.rqueue.act_nr_sges = 1;
638                 }
639                 break;
640         case IB_QPT_UD:
641         case IB_QPT_GSI:
642         case IB_QPT_SMI:
643                 /* UD circumvention */
644                 if (is_llqp) {
645                         parms.squeue.act_nr_sges = 1;
646                         parms.rqueue.act_nr_sges = 1;
647                 } else {
648                         parms.squeue.act_nr_sges -= 2;
649                         parms.rqueue.act_nr_sges -= 2;
650                 }
651
652                 if (IB_QPT_GSI == qp_type || IB_QPT_SMI == qp_type) {
653                         parms.squeue.act_nr_wqes = init_attr->cap.max_send_wr;
654                         parms.rqueue.act_nr_wqes = init_attr->cap.max_recv_wr;
655                         parms.squeue.act_nr_sges = init_attr->cap.max_send_sge;
656                         parms.rqueue.act_nr_sges = init_attr->cap.max_recv_sge;
657                         ib_qp_num = (qp_type == IB_QPT_SMI) ? 0 : 1;
658                 }
659
660                 break;
661
662         default:
663                 break;
664         }
665
666         /* initialize r/squeue and register queue pages */
667         if (HAS_SQ(my_qp)) {
668                 ret = init_qp_queue(
669                         shca, my_pd, my_qp, &my_qp->ipz_squeue, 0,
670                         HAS_RQ(my_qp) ? H_PAGE_REGISTERED : H_SUCCESS,
671                         &parms.squeue, swqe_size);
672                 if (ret) {
673                         ehca_err(pd->device, "Couldn't initialize squeue "
674                                  "and pages  ret=%x", ret);
675                         goto create_qp_exit2;
676                 }
677         }
678
679         if (HAS_RQ(my_qp)) {
680                 ret = init_qp_queue(
681                         shca, my_pd, my_qp, &my_qp->ipz_rqueue, 1,
682                         H_SUCCESS, &parms.rqueue, rwqe_size);
683                 if (ret) {
684                         ehca_err(pd->device, "Couldn't initialize rqueue "
685                                  "and pages ret=%x", ret);
686                         goto create_qp_exit3;
687                 }
688         }
689
690         if (is_srq) {
691                 my_qp->ib_srq.pd = &my_pd->ib_pd;
692                 my_qp->ib_srq.device = my_pd->ib_pd.device;
693
694                 my_qp->ib_srq.srq_context = init_attr->qp_context;
695                 my_qp->ib_srq.event_handler = init_attr->event_handler;
696         } else {
697                 my_qp->ib_qp.qp_num = ib_qp_num;
698                 my_qp->ib_qp.pd = &my_pd->ib_pd;
699                 my_qp->ib_qp.device = my_pd->ib_pd.device;
700
701                 my_qp->ib_qp.recv_cq = init_attr->recv_cq;
702                 my_qp->ib_qp.send_cq = init_attr->send_cq;
703
704                 my_qp->ib_qp.qp_type = qp_type;
705                 my_qp->ib_qp.srq = init_attr->srq;
706
707                 my_qp->ib_qp.qp_context = init_attr->qp_context;
708                 my_qp->ib_qp.event_handler = init_attr->event_handler;
709         }
710
711         init_attr->cap.max_inline_data = 0; /* not supported yet */
712         init_attr->cap.max_recv_sge = parms.rqueue.act_nr_sges;
713         init_attr->cap.max_recv_wr = parms.rqueue.act_nr_wqes;
714         init_attr->cap.max_send_sge = parms.squeue.act_nr_sges;
715         init_attr->cap.max_send_wr = parms.squeue.act_nr_wqes;
716         my_qp->init_attr = *init_attr;
717
718         /* NOTE: define_apq0() not supported yet */
719         if (qp_type == IB_QPT_GSI) {
720                 h_ret = ehca_define_sqp(shca, my_qp, init_attr);
721                 if (h_ret != H_SUCCESS) {
722                         ret = ehca2ib_return_code(h_ret);
723                         goto create_qp_exit4;
724                 }
725         }
726
727         if (my_qp->send_cq) {
728                 ret = ehca_cq_assign_qp(my_qp->send_cq, my_qp);
729                 if (ret) {
730                         ehca_err(pd->device,
731                                  "Couldn't assign qp to send_cq ret=%x", ret);
732                         goto create_qp_exit4;
733                 }
734         }
735
736         /* copy queues, galpa data to user space */
737         if (context && udata) {
738                 struct ehca_create_qp_resp resp;
739                 memset(&resp, 0, sizeof(resp));
740
741                 resp.qp_num = my_qp->real_qp_num;
742                 resp.token = my_qp->token;
743                 resp.qp_type = my_qp->qp_type;
744                 resp.ext_type = my_qp->ext_type;
745                 resp.qkey = my_qp->qkey;
746                 resp.real_qp_num = my_qp->real_qp_num;
747
748                 if (HAS_SQ(my_qp))
749                         queue2resp(&resp.ipz_squeue, &my_qp->ipz_squeue);
750                 if (HAS_RQ(my_qp))
751                         queue2resp(&resp.ipz_rqueue, &my_qp->ipz_rqueue);
752
753                 if (ib_copy_to_udata(udata, &resp, sizeof resp)) {
754                         ehca_err(pd->device, "Copy to udata failed");
755                         ret = -EINVAL;
756                         goto create_qp_exit4;
757                 }
758         }
759
760         return my_qp;
761
762 create_qp_exit4:
763         if (HAS_RQ(my_qp))
764                 ipz_queue_dtor(my_pd, &my_qp->ipz_rqueue);
765
766 create_qp_exit3:
767         if (HAS_SQ(my_qp))
768                 ipz_queue_dtor(my_pd, &my_qp->ipz_squeue);
769
770 create_qp_exit2:
771         hipz_h_destroy_qp(shca->ipz_hca_handle, my_qp);
772
773 create_qp_exit1:
774         write_lock_irqsave(&ehca_qp_idr_lock, flags);
775         idr_remove(&ehca_qp_idr, my_qp->token);
776         write_unlock_irqrestore(&ehca_qp_idr_lock, flags);
777
778 create_qp_exit0:
779         kmem_cache_free(qp_cache, my_qp);
780         return ERR_PTR(ret);
781 }
782
783 struct ib_qp *ehca_create_qp(struct ib_pd *pd,
784                              struct ib_qp_init_attr *qp_init_attr,
785                              struct ib_udata *udata)
786 {
787         struct ehca_qp *ret;
788
789         ret = internal_create_qp(pd, qp_init_attr, NULL, udata, 0);
790         return IS_ERR(ret) ? (struct ib_qp *)ret : &ret->ib_qp;
791 }
792
793 static int internal_destroy_qp(struct ib_device *dev, struct ehca_qp *my_qp,
794                                struct ib_uobject *uobject);
795
796 struct ib_srq *ehca_create_srq(struct ib_pd *pd,
797                                struct ib_srq_init_attr *srq_init_attr,
798                                struct ib_udata *udata)
799 {
800         struct ib_qp_init_attr qp_init_attr;
801         struct ehca_qp *my_qp;
802         struct ib_srq *ret;
803         struct ehca_shca *shca = container_of(pd->device, struct ehca_shca,
804                                               ib_device);
805         struct hcp_modify_qp_control_block *mqpcb;
806         u64 hret, update_mask;
807
808         /* For common attributes, internal_create_qp() takes its info
809          * out of qp_init_attr, so copy all common attrs there.
810          */
811         memset(&qp_init_attr, 0, sizeof(qp_init_attr));
812         qp_init_attr.event_handler = srq_init_attr->event_handler;
813         qp_init_attr.qp_context = srq_init_attr->srq_context;
814         qp_init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
815         qp_init_attr.qp_type = IB_QPT_RC;
816         qp_init_attr.cap.max_recv_wr = srq_init_attr->attr.max_wr;
817         qp_init_attr.cap.max_recv_sge = srq_init_attr->attr.max_sge;
818
819         my_qp = internal_create_qp(pd, &qp_init_attr, srq_init_attr, udata, 1);
820         if (IS_ERR(my_qp))
821                 return (struct ib_srq *)my_qp;
822
823         /* copy back return values */
824         srq_init_attr->attr.max_wr = qp_init_attr.cap.max_recv_wr;
825         srq_init_attr->attr.max_sge = qp_init_attr.cap.max_recv_sge;
826
827         /* drive SRQ into RTR state */
828         mqpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
829         if (!mqpcb) {
830                 ehca_err(pd->device, "Could not get zeroed page for mqpcb "
831                          "ehca_qp=%p qp_num=%x ", my_qp, my_qp->real_qp_num);
832                 ret = ERR_PTR(-ENOMEM);
833                 goto create_srq1;
834         }
835
836         mqpcb->qp_state = EHCA_QPS_INIT;
837         mqpcb->prim_phys_port = 1;
838         update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
839         hret = hipz_h_modify_qp(shca->ipz_hca_handle,
840                                 my_qp->ipz_qp_handle,
841                                 &my_qp->pf,
842                                 update_mask,
843                                 mqpcb, my_qp->galpas.kernel);
844         if (hret != H_SUCCESS) {
845                 ehca_err(pd->device, "Could not modify SRQ to INIT"
846                          "ehca_qp=%p qp_num=%x hret=%lx",
847                          my_qp, my_qp->real_qp_num, hret);
848                 goto create_srq2;
849         }
850
851         mqpcb->qp_enable = 1;
852         update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_ENABLE, 1);
853         hret = hipz_h_modify_qp(shca->ipz_hca_handle,
854                                 my_qp->ipz_qp_handle,
855                                 &my_qp->pf,
856                                 update_mask,
857                                 mqpcb, my_qp->galpas.kernel);
858         if (hret != H_SUCCESS) {
859                 ehca_err(pd->device, "Could not enable SRQ"
860                          "ehca_qp=%p qp_num=%x hret=%lx",
861                          my_qp, my_qp->real_qp_num, hret);
862                 goto create_srq2;
863         }
864
865         mqpcb->qp_state  = EHCA_QPS_RTR;
866         update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
867         hret = hipz_h_modify_qp(shca->ipz_hca_handle,
868                                 my_qp->ipz_qp_handle,
869                                 &my_qp->pf,
870                                 update_mask,
871                                 mqpcb, my_qp->galpas.kernel);
872         if (hret != H_SUCCESS) {
873                 ehca_err(pd->device, "Could not modify SRQ to RTR"
874                          "ehca_qp=%p qp_num=%x hret=%lx",
875                          my_qp, my_qp->real_qp_num, hret);
876                 goto create_srq2;
877         }
878
879         return &my_qp->ib_srq;
880
881 create_srq2:
882         ret = ERR_PTR(ehca2ib_return_code(hret));
883         ehca_free_fw_ctrlblock(mqpcb);
884
885 create_srq1:
886         internal_destroy_qp(pd->device, my_qp, my_qp->ib_srq.uobject);
887
888         return ret;
889 }
890
891 /*
892  * prepare_sqe_rts called by internal_modify_qp() at trans sqe -> rts
893  * set purge bit of bad wqe and subsequent wqes to avoid reentering sqe
894  * returns total number of bad wqes in bad_wqe_cnt
895  */
896 static int prepare_sqe_rts(struct ehca_qp *my_qp, struct ehca_shca *shca,
897                            int *bad_wqe_cnt)
898 {
899         u64 h_ret;
900         struct ipz_queue *squeue;
901         void *bad_send_wqe_p, *bad_send_wqe_v;
902         u64 q_ofs;
903         struct ehca_wqe *wqe;
904         int qp_num = my_qp->ib_qp.qp_num;
905
906         /* get send wqe pointer */
907         h_ret = hipz_h_disable_and_get_wqe(shca->ipz_hca_handle,
908                                            my_qp->ipz_qp_handle, &my_qp->pf,
909                                            &bad_send_wqe_p, NULL, 2);
910         if (h_ret != H_SUCCESS) {
911                 ehca_err(&shca->ib_device, "hipz_h_disable_and_get_wqe() failed"
912                          " ehca_qp=%p qp_num=%x h_ret=%lx",
913                          my_qp, qp_num, h_ret);
914                 return ehca2ib_return_code(h_ret);
915         }
916         bad_send_wqe_p = (void *)((u64)bad_send_wqe_p & (~(1L << 63)));
917         ehca_dbg(&shca->ib_device, "qp_num=%x bad_send_wqe_p=%p",
918                  qp_num, bad_send_wqe_p);
919         /* convert wqe pointer to vadr */
920         bad_send_wqe_v = abs_to_virt((u64)bad_send_wqe_p);
921         if (ehca_debug_level)
922                 ehca_dmp(bad_send_wqe_v, 32, "qp_num=%x bad_wqe", qp_num);
923         squeue = &my_qp->ipz_squeue;
924         if (ipz_queue_abs_to_offset(squeue, (u64)bad_send_wqe_p, &q_ofs)) {
925                 ehca_err(&shca->ib_device, "failed to get wqe offset qp_num=%x"
926                          " bad_send_wqe_p=%p", qp_num, bad_send_wqe_p);
927                 return -EFAULT;
928         }
929
930         /* loop sets wqe's purge bit */
931         wqe = (struct ehca_wqe *)ipz_qeit_calc(squeue, q_ofs);
932         *bad_wqe_cnt = 0;
933         while (wqe->optype != 0xff && wqe->wqef != 0xff) {
934                 if (ehca_debug_level)
935                         ehca_dmp(wqe, 32, "qp_num=%x wqe", qp_num);
936                 wqe->nr_of_data_seg = 0; /* suppress data access */
937                 wqe->wqef = WQEF_PURGE; /* WQE to be purged */
938                 q_ofs = ipz_queue_advance_offset(squeue, q_ofs);
939                 wqe = (struct ehca_wqe *)ipz_qeit_calc(squeue, q_ofs);
940                 *bad_wqe_cnt = (*bad_wqe_cnt)+1;
941         }
942         /*
943          * bad wqe will be reprocessed and ignored when pol_cq() is called,
944          *  i.e. nr of wqes with flush error status is one less
945          */
946         ehca_dbg(&shca->ib_device, "qp_num=%x flusherr_wqe_cnt=%x",
947                  qp_num, (*bad_wqe_cnt)-1);
948         wqe->wqef = 0;
949
950         return 0;
951 }
952
953 /*
954  * internal_modify_qp with circumvention to handle aqp0 properly
955  * smi_reset2init indicates if this is an internal reset-to-init-call for
956  * smi. This flag must always be zero if called from ehca_modify_qp()!
957  * This internal func was intorduced to avoid recursion of ehca_modify_qp()!
958  */
959 static int internal_modify_qp(struct ib_qp *ibqp,
960                               struct ib_qp_attr *attr,
961                               int attr_mask, int smi_reset2init)
962 {
963         enum ib_qp_state qp_cur_state, qp_new_state;
964         int cnt, qp_attr_idx, ret = 0;
965         enum ib_qp_statetrans statetrans;
966         struct hcp_modify_qp_control_block *mqpcb;
967         struct ehca_qp *my_qp = container_of(ibqp, struct ehca_qp, ib_qp);
968         struct ehca_shca *shca =
969                 container_of(ibqp->pd->device, struct ehca_shca, ib_device);
970         u64 update_mask;
971         u64 h_ret;
972         int bad_wqe_cnt = 0;
973         int squeue_locked = 0;
974         unsigned long flags = 0;
975
976         /* do query_qp to obtain current attr values */
977         mqpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
978         if (!mqpcb) {
979                 ehca_err(ibqp->device, "Could not get zeroed page for mqpcb "
980                          "ehca_qp=%p qp_num=%x ", my_qp, ibqp->qp_num);
981                 return -ENOMEM;
982         }
983
984         h_ret = hipz_h_query_qp(shca->ipz_hca_handle,
985                                 my_qp->ipz_qp_handle,
986                                 &my_qp->pf,
987                                 mqpcb, my_qp->galpas.kernel);
988         if (h_ret != H_SUCCESS) {
989                 ehca_err(ibqp->device, "hipz_h_query_qp() failed "
990                          "ehca_qp=%p qp_num=%x h_ret=%lx",
991                          my_qp, ibqp->qp_num, h_ret);
992                 ret = ehca2ib_return_code(h_ret);
993                 goto modify_qp_exit1;
994         }
995
996         qp_cur_state = ehca2ib_qp_state(mqpcb->qp_state);
997
998         if (qp_cur_state == -EINVAL) {  /* invalid qp state */
999                 ret = -EINVAL;
1000                 ehca_err(ibqp->device, "Invalid current ehca_qp_state=%x "
1001                          "ehca_qp=%p qp_num=%x",
1002                          mqpcb->qp_state, my_qp, ibqp->qp_num);
1003                 goto modify_qp_exit1;
1004         }
1005         /*
1006          * circumvention to set aqp0 initial state to init
1007          * as expected by IB spec
1008          */
1009         if (smi_reset2init == 0 &&
1010             ibqp->qp_type == IB_QPT_SMI &&
1011             qp_cur_state == IB_QPS_RESET &&
1012             (attr_mask & IB_QP_STATE) &&
1013             attr->qp_state == IB_QPS_INIT) { /* RESET -> INIT */
1014                 struct ib_qp_attr smiqp_attr = {
1015                         .qp_state = IB_QPS_INIT,
1016                         .port_num = my_qp->init_attr.port_num,
1017                         .pkey_index = 0,
1018                         .qkey = 0
1019                 };
1020                 int smiqp_attr_mask = IB_QP_STATE | IB_QP_PORT |
1021                         IB_QP_PKEY_INDEX | IB_QP_QKEY;
1022                 int smirc = internal_modify_qp(
1023                         ibqp, &smiqp_attr, smiqp_attr_mask, 1);
1024                 if (smirc) {
1025                         ehca_err(ibqp->device, "SMI RESET -> INIT failed. "
1026                                  "ehca_modify_qp() rc=%x", smirc);
1027                         ret = H_PARAMETER;
1028                         goto modify_qp_exit1;
1029                 }
1030                 qp_cur_state = IB_QPS_INIT;
1031                 ehca_dbg(ibqp->device, "SMI RESET -> INIT succeeded");
1032         }
1033         /* is transmitted current state  equal to "real" current state */
1034         if ((attr_mask & IB_QP_CUR_STATE) &&
1035             qp_cur_state != attr->cur_qp_state) {
1036                 ret = -EINVAL;
1037                 ehca_err(ibqp->device,
1038                          "Invalid IB_QP_CUR_STATE attr->curr_qp_state=%x <>"
1039                          " actual cur_qp_state=%x. ehca_qp=%p qp_num=%x",
1040                          attr->cur_qp_state, qp_cur_state, my_qp, ibqp->qp_num);
1041                 goto modify_qp_exit1;
1042         }
1043
1044         ehca_dbg(ibqp->device, "ehca_qp=%p qp_num=%x current qp_state=%x "
1045                  "new qp_state=%x attribute_mask=%x",
1046                  my_qp, ibqp->qp_num, qp_cur_state, attr->qp_state, attr_mask);
1047
1048         qp_new_state = attr_mask & IB_QP_STATE ? attr->qp_state : qp_cur_state;
1049         if (!smi_reset2init &&
1050             !ib_modify_qp_is_ok(qp_cur_state, qp_new_state, ibqp->qp_type,
1051                                 attr_mask)) {
1052                 ret = -EINVAL;
1053                 ehca_err(ibqp->device,
1054                          "Invalid qp transition new_state=%x cur_state=%x "
1055                          "ehca_qp=%p qp_num=%x attr_mask=%x", qp_new_state,
1056                          qp_cur_state, my_qp, ibqp->qp_num, attr_mask);
1057                 goto modify_qp_exit1;
1058         }
1059
1060         mqpcb->qp_state = ib2ehca_qp_state(qp_new_state);
1061         if (mqpcb->qp_state)
1062                 update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
1063         else {
1064                 ret = -EINVAL;
1065                 ehca_err(ibqp->device, "Invalid new qp state=%x "
1066                          "ehca_qp=%p qp_num=%x",
1067                          qp_new_state, my_qp, ibqp->qp_num);
1068                 goto modify_qp_exit1;
1069         }
1070
1071         /* retrieve state transition struct to get req and opt attrs */
1072         statetrans = get_modqp_statetrans(qp_cur_state, qp_new_state);
1073         if (statetrans < 0) {
1074                 ret = -EINVAL;
1075                 ehca_err(ibqp->device, "<INVALID STATE CHANGE> qp_cur_state=%x "
1076                          "new_qp_state=%x State_xsition=%x ehca_qp=%p "
1077                          "qp_num=%x", qp_cur_state, qp_new_state,
1078                          statetrans, my_qp, ibqp->qp_num);
1079                 goto modify_qp_exit1;
1080         }
1081
1082         qp_attr_idx = ib2ehcaqptype(ibqp->qp_type);
1083
1084         if (qp_attr_idx < 0) {
1085                 ret = qp_attr_idx;
1086                 ehca_err(ibqp->device,
1087                          "Invalid QP type=%x ehca_qp=%p qp_num=%x",
1088                          ibqp->qp_type, my_qp, ibqp->qp_num);
1089                 goto modify_qp_exit1;
1090         }
1091
1092         ehca_dbg(ibqp->device,
1093                  "ehca_qp=%p qp_num=%x <VALID STATE CHANGE> qp_state_xsit=%x",
1094                  my_qp, ibqp->qp_num, statetrans);
1095
1096         /* eHCA2 rev2 and higher require the SEND_GRH_FLAG to be set
1097          * in non-LL UD QPs.
1098          */
1099         if ((my_qp->qp_type == IB_QPT_UD) &&
1100             (my_qp->ext_type != EQPT_LLQP) &&
1101             (statetrans == IB_QPST_INIT2RTR) &&
1102             (shca->hw_level >= 0x22)) {
1103                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG, 1);
1104                 mqpcb->send_grh_flag = 1;
1105         }
1106
1107         /* sqe -> rts: set purge bit of bad wqe before actual trans */
1108         if ((my_qp->qp_type == IB_QPT_UD ||
1109              my_qp->qp_type == IB_QPT_GSI ||
1110              my_qp->qp_type == IB_QPT_SMI) &&
1111             statetrans == IB_QPST_SQE2RTS) {
1112                 /* mark next free wqe if kernel */
1113                 if (!ibqp->uobject) {
1114                         struct ehca_wqe *wqe;
1115                         /* lock send queue */
1116                         spin_lock_irqsave(&my_qp->spinlock_s, flags);
1117                         squeue_locked = 1;
1118                         /* mark next free wqe */
1119                         wqe = (struct ehca_wqe *)
1120                                 ipz_qeit_get(&my_qp->ipz_squeue);
1121                         wqe->optype = wqe->wqef = 0xff;
1122                         ehca_dbg(ibqp->device, "qp_num=%x next_free_wqe=%p",
1123                                  ibqp->qp_num, wqe);
1124                 }
1125                 ret = prepare_sqe_rts(my_qp, shca, &bad_wqe_cnt);
1126                 if (ret) {
1127                         ehca_err(ibqp->device, "prepare_sqe_rts() failed "
1128                                  "ehca_qp=%p qp_num=%x ret=%x",
1129                                  my_qp, ibqp->qp_num, ret);
1130                         goto modify_qp_exit2;
1131                 }
1132         }
1133
1134         /*
1135          * enable RDMA_Atomic_Control if reset->init und reliable con
1136          * this is necessary since gen2 does not provide that flag,
1137          * but pHyp requires it
1138          */
1139         if (statetrans == IB_QPST_RESET2INIT &&
1140             (ibqp->qp_type == IB_QPT_RC || ibqp->qp_type == IB_QPT_UC)) {
1141                 mqpcb->rdma_atomic_ctrl = 3;
1142                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RDMA_ATOMIC_CTRL, 1);
1143         }
1144         /* circ. pHyp requires #RDMA/Atomic Resp Res for UC INIT -> RTR */
1145         if (statetrans == IB_QPST_INIT2RTR &&
1146             (ibqp->qp_type == IB_QPT_UC) &&
1147             !(attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)) {
1148                 mqpcb->rdma_nr_atomic_resp_res = 1; /* default to 1 */
1149                 update_mask |=
1150                         EHCA_BMASK_SET(MQPCB_MASK_RDMA_NR_ATOMIC_RESP_RES, 1);
1151         }
1152
1153         if (attr_mask & IB_QP_PKEY_INDEX) {
1154                 mqpcb->prim_p_key_idx = attr->pkey_index;
1155                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PRIM_P_KEY_IDX, 1);
1156         }
1157         if (attr_mask & IB_QP_PORT) {
1158                 if (attr->port_num < 1 || attr->port_num > shca->num_ports) {
1159                         ret = -EINVAL;
1160                         ehca_err(ibqp->device, "Invalid port=%x. "
1161                                  "ehca_qp=%p qp_num=%x num_ports=%x",
1162                                  attr->port_num, my_qp, ibqp->qp_num,
1163                                  shca->num_ports);
1164                         goto modify_qp_exit2;
1165                 }
1166                 mqpcb->prim_phys_port = attr->port_num;
1167                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PRIM_PHYS_PORT, 1);
1168         }
1169         if (attr_mask & IB_QP_QKEY) {
1170                 mqpcb->qkey = attr->qkey;
1171                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_QKEY, 1);
1172         }
1173         if (attr_mask & IB_QP_AV) {
1174                 int ah_mult = ib_rate_to_mult(attr->ah_attr.static_rate);
1175                 int ehca_mult = ib_rate_to_mult(shca->sport[my_qp->
1176                                                 init_attr.port_num].rate);
1177
1178                 mqpcb->dlid = attr->ah_attr.dlid;
1179                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DLID, 1);
1180                 mqpcb->source_path_bits = attr->ah_attr.src_path_bits;
1181                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SOURCE_PATH_BITS, 1);
1182                 mqpcb->service_level = attr->ah_attr.sl;
1183                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SERVICE_LEVEL, 1);
1184
1185                 if (ah_mult < ehca_mult)
1186                         mqpcb->max_static_rate = (ah_mult > 0) ?
1187                         ((ehca_mult - 1) / ah_mult) : 0;
1188                 else
1189                         mqpcb->max_static_rate = 0;
1190                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_MAX_STATIC_RATE, 1);
1191
1192                 /*
1193                  * Always supply the GRH flag, even if it's zero, to give the
1194                  * hypervisor a clear "yes" or "no" instead of a "perhaps"
1195                  */
1196                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG, 1);
1197
1198                 /*
1199                  * only if GRH is TRUE we might consider SOURCE_GID_IDX
1200                  * and DEST_GID otherwise phype will return H_ATTR_PARM!!!
1201                  */
1202                 if (attr->ah_attr.ah_flags == IB_AH_GRH) {
1203                         mqpcb->send_grh_flag = 1;
1204
1205                         mqpcb->source_gid_idx = attr->ah_attr.grh.sgid_index;
1206                         update_mask |=
1207                                 EHCA_BMASK_SET(MQPCB_MASK_SOURCE_GID_IDX, 1);
1208
1209                         for (cnt = 0; cnt < 16; cnt++)
1210                                 mqpcb->dest_gid.byte[cnt] =
1211                                         attr->ah_attr.grh.dgid.raw[cnt];
1212
1213                         update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DEST_GID, 1);
1214                         mqpcb->flow_label = attr->ah_attr.grh.flow_label;
1215                         update_mask |= EHCA_BMASK_SET(MQPCB_MASK_FLOW_LABEL, 1);
1216                         mqpcb->hop_limit = attr->ah_attr.grh.hop_limit;
1217                         update_mask |= EHCA_BMASK_SET(MQPCB_MASK_HOP_LIMIT, 1);
1218                         mqpcb->traffic_class = attr->ah_attr.grh.traffic_class;
1219                         update_mask |=
1220                                 EHCA_BMASK_SET(MQPCB_MASK_TRAFFIC_CLASS, 1);
1221                 }
1222         }
1223
1224         if (attr_mask & IB_QP_PATH_MTU) {
1225                 mqpcb->path_mtu = attr->path_mtu;
1226                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PATH_MTU, 1);
1227         }
1228         if (attr_mask & IB_QP_TIMEOUT) {
1229                 mqpcb->timeout = attr->timeout;
1230                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_TIMEOUT, 1);
1231         }
1232         if (attr_mask & IB_QP_RETRY_CNT) {
1233                 mqpcb->retry_count = attr->retry_cnt;
1234                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RETRY_COUNT, 1);
1235         }
1236         if (attr_mask & IB_QP_RNR_RETRY) {
1237                 mqpcb->rnr_retry_count = attr->rnr_retry;
1238                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RNR_RETRY_COUNT, 1);
1239         }
1240         if (attr_mask & IB_QP_RQ_PSN) {
1241                 mqpcb->receive_psn = attr->rq_psn;
1242                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RECEIVE_PSN, 1);
1243         }
1244         if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1245                 mqpcb->rdma_nr_atomic_resp_res = attr->max_dest_rd_atomic < 3 ?
1246                         attr->max_dest_rd_atomic : 2;
1247                 update_mask |=
1248                         EHCA_BMASK_SET(MQPCB_MASK_RDMA_NR_ATOMIC_RESP_RES, 1);
1249         }
1250         if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1251                 mqpcb->rdma_atomic_outst_dest_qp = attr->max_rd_atomic < 3 ?
1252                         attr->max_rd_atomic : 2;
1253                 update_mask |=
1254                         EHCA_BMASK_SET
1255                         (MQPCB_MASK_RDMA_ATOMIC_OUTST_DEST_QP, 1);
1256         }
1257         if (attr_mask & IB_QP_ALT_PATH) {
1258                 int ah_mult = ib_rate_to_mult(attr->alt_ah_attr.static_rate);
1259                 int ehca_mult = ib_rate_to_mult(
1260                         shca->sport[my_qp->init_attr.port_num].rate);
1261
1262                 mqpcb->dlid_al = attr->alt_ah_attr.dlid;
1263                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DLID_AL, 1);
1264                 mqpcb->source_path_bits_al = attr->alt_ah_attr.src_path_bits;
1265                 update_mask |=
1266                         EHCA_BMASK_SET(MQPCB_MASK_SOURCE_PATH_BITS_AL, 1);
1267                 mqpcb->service_level_al = attr->alt_ah_attr.sl;
1268                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SERVICE_LEVEL_AL, 1);
1269
1270                 if (ah_mult < ehca_mult)
1271                         mqpcb->max_static_rate = (ah_mult > 0) ?
1272                         ((ehca_mult - 1) / ah_mult) : 0;
1273                 else
1274                         mqpcb->max_static_rate_al = 0;
1275
1276                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_MAX_STATIC_RATE_AL, 1);
1277
1278                 /*
1279                  * only if GRH is TRUE we might consider SOURCE_GID_IDX
1280                  * and DEST_GID otherwise phype will return H_ATTR_PARM!!!
1281                  */
1282                 if (attr->alt_ah_attr.ah_flags == IB_AH_GRH) {
1283                         mqpcb->send_grh_flag_al = 1 << 31;
1284                         update_mask |=
1285                                 EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG_AL, 1);
1286                         mqpcb->source_gid_idx_al =
1287                                 attr->alt_ah_attr.grh.sgid_index;
1288                         update_mask |=
1289                                 EHCA_BMASK_SET(MQPCB_MASK_SOURCE_GID_IDX_AL, 1);
1290
1291                         for (cnt = 0; cnt < 16; cnt++)
1292                                 mqpcb->dest_gid_al.byte[cnt] =
1293                                         attr->alt_ah_attr.grh.dgid.raw[cnt];
1294
1295                         update_mask |=
1296                                 EHCA_BMASK_SET(MQPCB_MASK_DEST_GID_AL, 1);
1297                         mqpcb->flow_label_al = attr->alt_ah_attr.grh.flow_label;
1298                         update_mask |=
1299                                 EHCA_BMASK_SET(MQPCB_MASK_FLOW_LABEL_AL, 1);
1300                         mqpcb->hop_limit_al = attr->alt_ah_attr.grh.hop_limit;
1301                         update_mask |=
1302                                 EHCA_BMASK_SET(MQPCB_MASK_HOP_LIMIT_AL, 1);
1303                         mqpcb->traffic_class_al =
1304                                 attr->alt_ah_attr.grh.traffic_class;
1305                         update_mask |=
1306                                 EHCA_BMASK_SET(MQPCB_MASK_TRAFFIC_CLASS_AL, 1);
1307                 }
1308         }
1309
1310         if (attr_mask & IB_QP_MIN_RNR_TIMER) {
1311                 mqpcb->min_rnr_nak_timer_field = attr->min_rnr_timer;
1312                 update_mask |=
1313                         EHCA_BMASK_SET(MQPCB_MASK_MIN_RNR_NAK_TIMER_FIELD, 1);
1314         }
1315
1316         if (attr_mask & IB_QP_SQ_PSN) {
1317                 mqpcb->send_psn = attr->sq_psn;
1318                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_PSN, 1);
1319         }
1320
1321         if (attr_mask & IB_QP_DEST_QPN) {
1322                 mqpcb->dest_qp_nr = attr->dest_qp_num;
1323                 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DEST_QP_NR, 1);
1324         }
1325
1326         if (attr_mask & IB_QP_PATH_MIG_STATE) {
1327                 mqpcb->path_migration_state = attr->path_mig_state;
1328                 update_mask |=
1329                         EHCA_BMASK_SET(MQPCB_MASK_PATH_MIGRATION_STATE, 1);
1330         }
1331
1332         if (attr_mask & IB_QP_CAP) {
1333                 mqpcb->max_nr_outst_send_wr = attr->cap.max_send_wr+1;
1334                 update_mask |=
1335                         EHCA_BMASK_SET(MQPCB_MASK_MAX_NR_OUTST_SEND_WR, 1);
1336                 mqpcb->max_nr_outst_recv_wr = attr->cap.max_recv_wr+1;
1337                 update_mask |=
1338                         EHCA_BMASK_SET(MQPCB_MASK_MAX_NR_OUTST_RECV_WR, 1);
1339                 /* no support for max_send/recv_sge yet */
1340         }
1341
1342         if (ehca_debug_level)
1343                 ehca_dmp(mqpcb, 4*70, "qp_num=%x", ibqp->qp_num);
1344
1345         h_ret = hipz_h_modify_qp(shca->ipz_hca_handle,
1346                                  my_qp->ipz_qp_handle,
1347                                  &my_qp->pf,
1348                                  update_mask,
1349                                  mqpcb, my_qp->galpas.kernel);
1350
1351         if (h_ret != H_SUCCESS) {
1352                 ret = ehca2ib_return_code(h_ret);
1353                 ehca_err(ibqp->device, "hipz_h_modify_qp() failed rc=%lx "
1354                          "ehca_qp=%p qp_num=%x", h_ret, my_qp, ibqp->qp_num);
1355                 goto modify_qp_exit2;
1356         }
1357
1358         if ((my_qp->qp_type == IB_QPT_UD ||
1359              my_qp->qp_type == IB_QPT_GSI ||
1360              my_qp->qp_type == IB_QPT_SMI) &&
1361             statetrans == IB_QPST_SQE2RTS) {
1362                 /* doorbell to reprocessing wqes */
1363                 iosync(); /* serialize GAL register access */
1364                 hipz_update_sqa(my_qp, bad_wqe_cnt-1);
1365                 ehca_gen_dbg("doorbell for %x wqes", bad_wqe_cnt);
1366         }
1367
1368         if (statetrans == IB_QPST_RESET2INIT ||
1369             statetrans == IB_QPST_INIT2INIT) {
1370                 mqpcb->qp_enable = 1;
1371                 mqpcb->qp_state = EHCA_QPS_INIT;
1372                 update_mask = 0;
1373                 update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_ENABLE, 1);
1374
1375                 h_ret = hipz_h_modify_qp(shca->ipz_hca_handle,
1376                                          my_qp->ipz_qp_handle,
1377                                          &my_qp->pf,
1378                                          update_mask,
1379                                          mqpcb,
1380                                          my_qp->galpas.kernel);
1381
1382                 if (h_ret != H_SUCCESS) {
1383                         ret = ehca2ib_return_code(h_ret);
1384                         ehca_err(ibqp->device, "ENABLE in context of "
1385                                  "RESET_2_INIT failed! Maybe you didn't get "
1386                                  "a LID h_ret=%lx ehca_qp=%p qp_num=%x",
1387                                  h_ret, my_qp, ibqp->qp_num);
1388                         goto modify_qp_exit2;
1389                 }
1390         }
1391
1392         if (statetrans == IB_QPST_ANY2RESET) {
1393                 ipz_qeit_reset(&my_qp->ipz_rqueue);
1394                 ipz_qeit_reset(&my_qp->ipz_squeue);
1395         }
1396
1397         if (attr_mask & IB_QP_QKEY)
1398                 my_qp->qkey = attr->qkey;
1399
1400 modify_qp_exit2:
1401         if (squeue_locked) { /* this means: sqe -> rts */
1402                 spin_unlock_irqrestore(&my_qp->spinlock_s, flags);
1403                 my_qp->sqerr_purgeflag = 1;
1404         }
1405
1406 modify_qp_exit1:
1407         ehca_free_fw_ctrlblock(mqpcb);
1408
1409         return ret;
1410 }
1411
1412 int ehca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
1413                    struct ib_udata *udata)
1414 {
1415         struct ehca_qp *my_qp = container_of(ibqp, struct ehca_qp, ib_qp);
1416         struct ehca_pd *my_pd = container_of(my_qp->ib_qp.pd, struct ehca_pd,
1417                                              ib_pd);
1418         u32 cur_pid = current->tgid;
1419
1420         if (my_pd->ib_pd.uobject && my_pd->ib_pd.uobject->context &&
1421             my_pd->ownpid != cur_pid) {
1422                 ehca_err(ibqp->pd->device, "Invalid caller pid=%x ownpid=%x",
1423                          cur_pid, my_pd->ownpid);
1424                 return -EINVAL;
1425         }
1426
1427         return internal_modify_qp(ibqp, attr, attr_mask, 0);
1428 }
1429
1430 int ehca_query_qp(struct ib_qp *qp,
1431                   struct ib_qp_attr *qp_attr,
1432                   int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
1433 {
1434         struct ehca_qp *my_qp = container_of(qp, struct ehca_qp, ib_qp);
1435         struct ehca_pd *my_pd = container_of(my_qp->ib_qp.pd, struct ehca_pd,
1436                                              ib_pd);
1437         struct ehca_shca *shca = container_of(qp->device, struct ehca_shca,
1438                                               ib_device);
1439         struct ipz_adapter_handle adapter_handle = shca->ipz_hca_handle;
1440         struct hcp_modify_qp_control_block *qpcb;
1441         u32 cur_pid = current->tgid;
1442         int cnt, ret = 0;
1443         u64 h_ret;
1444
1445         if (my_pd->ib_pd.uobject  && my_pd->ib_pd.uobject->context  &&
1446             my_pd->ownpid != cur_pid) {
1447                 ehca_err(qp->device, "Invalid caller pid=%x ownpid=%x",
1448                          cur_pid, my_pd->ownpid);
1449                 return -EINVAL;
1450         }
1451
1452         if (qp_attr_mask & QP_ATTR_QUERY_NOT_SUPPORTED) {
1453                 ehca_err(qp->device, "Invalid attribute mask "
1454                          "ehca_qp=%p qp_num=%x qp_attr_mask=%x ",
1455                          my_qp, qp->qp_num, qp_attr_mask);
1456                 return -EINVAL;
1457         }
1458
1459         qpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
1460         if (!qpcb) {
1461                 ehca_err(qp->device, "Out of memory for qpcb "
1462                          "ehca_qp=%p qp_num=%x", my_qp, qp->qp_num);
1463                 return -ENOMEM;
1464         }
1465
1466         h_ret = hipz_h_query_qp(adapter_handle,
1467                                 my_qp->ipz_qp_handle,
1468                                 &my_qp->pf,
1469                                 qpcb, my_qp->galpas.kernel);
1470
1471         if (h_ret != H_SUCCESS) {
1472                 ret = ehca2ib_return_code(h_ret);
1473                 ehca_err(qp->device, "hipz_h_query_qp() failed "
1474                          "ehca_qp=%p qp_num=%x h_ret=%lx",
1475                          my_qp, qp->qp_num, h_ret);
1476                 goto query_qp_exit1;
1477         }
1478
1479         qp_attr->cur_qp_state = ehca2ib_qp_state(qpcb->qp_state);
1480         qp_attr->qp_state = qp_attr->cur_qp_state;
1481
1482         if (qp_attr->cur_qp_state == -EINVAL) {
1483                 ret = -EINVAL;
1484                 ehca_err(qp->device, "Got invalid ehca_qp_state=%x "
1485                          "ehca_qp=%p qp_num=%x",
1486                          qpcb->qp_state, my_qp, qp->qp_num);
1487                 goto query_qp_exit1;
1488         }
1489
1490         if (qp_attr->qp_state == IB_QPS_SQD)
1491                 qp_attr->sq_draining = 1;
1492
1493         qp_attr->qkey = qpcb->qkey;
1494         qp_attr->path_mtu = qpcb->path_mtu;
1495         qp_attr->path_mig_state = qpcb->path_migration_state;
1496         qp_attr->rq_psn = qpcb->receive_psn;
1497         qp_attr->sq_psn = qpcb->send_psn;
1498         qp_attr->min_rnr_timer = qpcb->min_rnr_nak_timer_field;
1499         qp_attr->cap.max_send_wr = qpcb->max_nr_outst_send_wr-1;
1500         qp_attr->cap.max_recv_wr = qpcb->max_nr_outst_recv_wr-1;
1501         /* UD_AV CIRCUMVENTION */
1502         if (my_qp->qp_type == IB_QPT_UD) {
1503                 qp_attr->cap.max_send_sge =
1504                         qpcb->actual_nr_sges_in_sq_wqe - 2;
1505                 qp_attr->cap.max_recv_sge =
1506                         qpcb->actual_nr_sges_in_rq_wqe - 2;
1507         } else {
1508                 qp_attr->cap.max_send_sge =
1509                         qpcb->actual_nr_sges_in_sq_wqe;
1510                 qp_attr->cap.max_recv_sge =
1511                         qpcb->actual_nr_sges_in_rq_wqe;
1512         }
1513
1514         qp_attr->cap.max_inline_data = my_qp->sq_max_inline_data_size;
1515         qp_attr->dest_qp_num = qpcb->dest_qp_nr;
1516
1517         qp_attr->pkey_index =
1518                 EHCA_BMASK_GET(MQPCB_PRIM_P_KEY_IDX, qpcb->prim_p_key_idx);
1519
1520         qp_attr->port_num =
1521                 EHCA_BMASK_GET(MQPCB_PRIM_PHYS_PORT, qpcb->prim_phys_port);
1522
1523         qp_attr->timeout = qpcb->timeout;
1524         qp_attr->retry_cnt = qpcb->retry_count;
1525         qp_attr->rnr_retry = qpcb->rnr_retry_count;
1526
1527         qp_attr->alt_pkey_index =
1528                 EHCA_BMASK_GET(MQPCB_PRIM_P_KEY_IDX, qpcb->alt_p_key_idx);
1529
1530         qp_attr->alt_port_num = qpcb->alt_phys_port;
1531         qp_attr->alt_timeout = qpcb->timeout_al;
1532
1533         qp_attr->max_dest_rd_atomic = qpcb->rdma_nr_atomic_resp_res;
1534         qp_attr->max_rd_atomic = qpcb->rdma_atomic_outst_dest_qp;
1535
1536         /* primary av */
1537         qp_attr->ah_attr.sl = qpcb->service_level;
1538
1539         if (qpcb->send_grh_flag) {
1540                 qp_attr->ah_attr.ah_flags = IB_AH_GRH;
1541         }
1542
1543         qp_attr->ah_attr.static_rate = qpcb->max_static_rate;
1544         qp_attr->ah_attr.dlid = qpcb->dlid;
1545         qp_attr->ah_attr.src_path_bits = qpcb->source_path_bits;
1546         qp_attr->ah_attr.port_num = qp_attr->port_num;
1547
1548         /* primary GRH */
1549         qp_attr->ah_attr.grh.traffic_class = qpcb->traffic_class;
1550         qp_attr->ah_attr.grh.hop_limit = qpcb->hop_limit;
1551         qp_attr->ah_attr.grh.sgid_index = qpcb->source_gid_idx;
1552         qp_attr->ah_attr.grh.flow_label = qpcb->flow_label;
1553
1554         for (cnt = 0; cnt < 16; cnt++)
1555                 qp_attr->ah_attr.grh.dgid.raw[cnt] =
1556                         qpcb->dest_gid.byte[cnt];
1557
1558         /* alternate AV */
1559         qp_attr->alt_ah_attr.sl = qpcb->service_level_al;
1560         if (qpcb->send_grh_flag_al) {
1561                 qp_attr->alt_ah_attr.ah_flags = IB_AH_GRH;
1562         }
1563
1564         qp_attr->alt_ah_attr.static_rate = qpcb->max_static_rate_al;
1565         qp_attr->alt_ah_attr.dlid = qpcb->dlid_al;
1566         qp_attr->alt_ah_attr.src_path_bits = qpcb->source_path_bits_al;
1567
1568         /* alternate GRH */
1569         qp_attr->alt_ah_attr.grh.traffic_class = qpcb->traffic_class_al;
1570         qp_attr->alt_ah_attr.grh.hop_limit = qpcb->hop_limit_al;
1571         qp_attr->alt_ah_attr.grh.sgid_index = qpcb->source_gid_idx_al;
1572         qp_attr->alt_ah_attr.grh.flow_label = qpcb->flow_label_al;
1573
1574         for (cnt = 0; cnt < 16; cnt++)
1575                 qp_attr->alt_ah_attr.grh.dgid.raw[cnt] =
1576                         qpcb->dest_gid_al.byte[cnt];
1577
1578         /* return init attributes given in ehca_create_qp */
1579         if (qp_init_attr)
1580                 *qp_init_attr = my_qp->init_attr;
1581
1582         if (ehca_debug_level)
1583                 ehca_dmp(qpcb, 4*70, "qp_num=%x", qp->qp_num);
1584
1585 query_qp_exit1:
1586         ehca_free_fw_ctrlblock(qpcb);
1587
1588         return ret;
1589 }
1590
1591 int ehca_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1592                     enum ib_srq_attr_mask attr_mask, struct ib_udata *udata)
1593 {
1594         struct ehca_qp *my_qp =
1595                 container_of(ibsrq, struct ehca_qp, ib_srq);
1596         struct ehca_pd *my_pd =
1597                 container_of(ibsrq->pd, struct ehca_pd, ib_pd);
1598         struct ehca_shca *shca =
1599                 container_of(ibsrq->pd->device, struct ehca_shca, ib_device);
1600         struct hcp_modify_qp_control_block *mqpcb;
1601         u64 update_mask;
1602         u64 h_ret;
1603         int ret = 0;
1604
1605         u32 cur_pid = current->tgid;
1606         if (my_pd->ib_pd.uobject && my_pd->ib_pd.uobject->context &&
1607             my_pd->ownpid != cur_pid) {
1608                 ehca_err(ibsrq->pd->device, "Invalid caller pid=%x ownpid=%x",
1609                          cur_pid, my_pd->ownpid);
1610                 return -EINVAL;
1611         }
1612
1613         mqpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
1614         if (!mqpcb) {
1615                 ehca_err(ibsrq->device, "Could not get zeroed page for mqpcb "
1616                          "ehca_qp=%p qp_num=%x ", my_qp, my_qp->real_qp_num);
1617                 return -ENOMEM;
1618         }
1619
1620         update_mask = 0;
1621         if (attr_mask & IB_SRQ_LIMIT) {
1622                 attr_mask &= ~IB_SRQ_LIMIT;
1623                 update_mask |=
1624                         EHCA_BMASK_SET(MQPCB_MASK_CURR_SRQ_LIMIT, 1)
1625                         | EHCA_BMASK_SET(MQPCB_MASK_QP_AFF_ASYN_EV_LOG_REG, 1);
1626                 mqpcb->curr_srq_limit =
1627                         EHCA_BMASK_SET(MQPCB_CURR_SRQ_LIMIT, attr->srq_limit);
1628                 mqpcb->qp_aff_asyn_ev_log_reg =
1629                         EHCA_BMASK_SET(QPX_AAELOG_RESET_SRQ_LIMIT, 1);
1630         }
1631
1632         /* by now, all bits in attr_mask should have been cleared */
1633         if (attr_mask) {
1634                 ehca_err(ibsrq->device, "invalid attribute mask bits set  "
1635                          "attr_mask=%x", attr_mask);
1636                 ret = -EINVAL;
1637                 goto modify_srq_exit0;
1638         }
1639
1640         if (ehca_debug_level)
1641                 ehca_dmp(mqpcb, 4*70, "qp_num=%x", my_qp->real_qp_num);
1642
1643         h_ret = hipz_h_modify_qp(shca->ipz_hca_handle, my_qp->ipz_qp_handle,
1644                                  NULL, update_mask, mqpcb,
1645                                  my_qp->galpas.kernel);
1646
1647         if (h_ret != H_SUCCESS) {
1648                 ret = ehca2ib_return_code(h_ret);
1649                 ehca_err(ibsrq->device, "hipz_h_modify_qp() failed rc=%lx "
1650                          "ehca_qp=%p qp_num=%x",
1651                          h_ret, my_qp, my_qp->real_qp_num);
1652         }
1653
1654 modify_srq_exit0:
1655         ehca_free_fw_ctrlblock(mqpcb);
1656
1657         return ret;
1658 }
1659
1660 int ehca_query_srq(struct ib_srq *srq, struct ib_srq_attr *srq_attr)
1661 {
1662         struct ehca_qp *my_qp = container_of(srq, struct ehca_qp, ib_srq);
1663         struct ehca_pd *my_pd = container_of(srq->pd, struct ehca_pd, ib_pd);
1664         struct ehca_shca *shca = container_of(srq->device, struct ehca_shca,
1665                                               ib_device);
1666         struct ipz_adapter_handle adapter_handle = shca->ipz_hca_handle;
1667         struct hcp_modify_qp_control_block *qpcb;
1668         u32 cur_pid = current->tgid;
1669         int ret = 0;
1670         u64 h_ret;
1671
1672         if (my_pd->ib_pd.uobject  && my_pd->ib_pd.uobject->context  &&
1673             my_pd->ownpid != cur_pid) {
1674                 ehca_err(srq->device, "Invalid caller pid=%x ownpid=%x",
1675                          cur_pid, my_pd->ownpid);
1676                 return -EINVAL;
1677         }
1678
1679         qpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
1680         if (!qpcb) {
1681                 ehca_err(srq->device, "Out of memory for qpcb "
1682                          "ehca_qp=%p qp_num=%x", my_qp, my_qp->real_qp_num);
1683                 return -ENOMEM;
1684         }
1685
1686         h_ret = hipz_h_query_qp(adapter_handle, my_qp->ipz_qp_handle,
1687                                 NULL, qpcb, my_qp->galpas.kernel);
1688
1689         if (h_ret != H_SUCCESS) {
1690                 ret = ehca2ib_return_code(h_ret);
1691                 ehca_err(srq->device, "hipz_h_query_qp() failed "
1692                          "ehca_qp=%p qp_num=%x h_ret=%lx",
1693                          my_qp, my_qp->real_qp_num, h_ret);
1694                 goto query_srq_exit1;
1695         }
1696
1697         srq_attr->max_wr = qpcb->max_nr_outst_recv_wr - 1;
1698         srq_attr->srq_limit = EHCA_BMASK_GET(
1699                 MQPCB_CURR_SRQ_LIMIT, qpcb->curr_srq_limit);
1700
1701         if (ehca_debug_level)
1702                 ehca_dmp(qpcb, 4*70, "qp_num=%x", my_qp->real_qp_num);
1703
1704 query_srq_exit1:
1705         ehca_free_fw_ctrlblock(qpcb);
1706
1707         return ret;
1708 }
1709
1710 static int internal_destroy_qp(struct ib_device *dev, struct ehca_qp *my_qp,
1711                                struct ib_uobject *uobject)
1712 {
1713         struct ehca_shca *shca = container_of(dev, struct ehca_shca, ib_device);
1714         struct ehca_pd *my_pd = container_of(my_qp->ib_qp.pd, struct ehca_pd,
1715                                              ib_pd);
1716         u32 cur_pid = current->tgid;
1717         u32 qp_num = my_qp->real_qp_num;
1718         int ret;
1719         u64 h_ret;
1720         u8 port_num;
1721         enum ib_qp_type qp_type;
1722         unsigned long flags;
1723
1724         if (uobject) {
1725                 if (my_qp->mm_count_galpa ||
1726                     my_qp->mm_count_rqueue || my_qp->mm_count_squeue) {
1727                         ehca_err(dev, "Resources still referenced in "
1728                                  "user space qp_num=%x", qp_num);
1729                         return -EINVAL;
1730                 }
1731                 if (my_pd->ownpid != cur_pid) {
1732                         ehca_err(dev, "Invalid caller pid=%x ownpid=%x",
1733                                  cur_pid, my_pd->ownpid);
1734                         return -EINVAL;
1735                 }
1736         }
1737
1738         if (my_qp->send_cq) {
1739                 ret = ehca_cq_unassign_qp(my_qp->send_cq, qp_num);
1740                 if (ret) {
1741                         ehca_err(dev, "Couldn't unassign qp from "
1742                                  "send_cq ret=%x qp_num=%x cq_num=%x", ret,
1743                                  qp_num, my_qp->send_cq->cq_number);
1744                         return ret;
1745                 }
1746         }
1747
1748         write_lock_irqsave(&ehca_qp_idr_lock, flags);
1749         idr_remove(&ehca_qp_idr, my_qp->token);
1750         write_unlock_irqrestore(&ehca_qp_idr_lock, flags);
1751
1752         h_ret = hipz_h_destroy_qp(shca->ipz_hca_handle, my_qp);
1753         if (h_ret != H_SUCCESS) {
1754                 ehca_err(dev, "hipz_h_destroy_qp() failed rc=%lx "
1755                          "ehca_qp=%p qp_num=%x", h_ret, my_qp, qp_num);
1756                 return ehca2ib_return_code(h_ret);
1757         }
1758
1759         port_num = my_qp->init_attr.port_num;
1760         qp_type  = my_qp->init_attr.qp_type;
1761
1762         /* no support for IB_QPT_SMI yet */
1763         if (qp_type == IB_QPT_GSI) {
1764                 struct ib_event event;
1765                 ehca_info(dev, "device %s: port %x is inactive.",
1766                           shca->ib_device.name, port_num);
1767                 event.device = &shca->ib_device;
1768                 event.event = IB_EVENT_PORT_ERR;
1769                 event.element.port_num = port_num;
1770                 shca->sport[port_num - 1].port_state = IB_PORT_DOWN;
1771                 ib_dispatch_event(&event);
1772         }
1773
1774         if (HAS_RQ(my_qp))
1775                 ipz_queue_dtor(my_pd, &my_qp->ipz_rqueue);
1776         if (HAS_SQ(my_qp))
1777                 ipz_queue_dtor(my_pd, &my_qp->ipz_squeue);
1778         kmem_cache_free(qp_cache, my_qp);
1779         return 0;
1780 }
1781
1782 int ehca_destroy_qp(struct ib_qp *qp)
1783 {
1784         return internal_destroy_qp(qp->device,
1785                                    container_of(qp, struct ehca_qp, ib_qp),
1786                                    qp->uobject);
1787 }
1788
1789 int ehca_destroy_srq(struct ib_srq *srq)
1790 {
1791         return internal_destroy_qp(srq->device,
1792                                    container_of(srq, struct ehca_qp, ib_srq),
1793                                    srq->uobject);
1794 }
1795
1796 int ehca_init_qp_cache(void)
1797 {
1798         qp_cache = kmem_cache_create("ehca_cache_qp",
1799                                      sizeof(struct ehca_qp), 0,
1800                                      SLAB_HWCACHE_ALIGN,
1801                                      NULL);
1802         if (!qp_cache)
1803                 return -ENOMEM;
1804         return 0;
1805 }
1806
1807 void ehca_cleanup_qp_cache(void)
1808 {
1809         if (qp_cache)
1810                 kmem_cache_destroy(qp_cache);
1811 }