]> www.pilppa.org Git - linux-2.6-omap-h63xx.git/blob - arch/x86/kernel/apic/io_apic.c
x86: Fix a couple of sparse warnings in arch/x86/kernel/apic/io_apic.c
[linux-2.6-omap-h63xx.git] / arch / x86 / kernel / apic / io_apic.c
1 /*
2  *      Intel IO-APIC support for multi-Pentium hosts.
3  *
4  *      Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5  *
6  *      Many thanks to Stig Venaas for trying out countless experimental
7  *      patches and reporting/debugging problems patiently!
8  *
9  *      (c) 1999, Multiple IO-APIC support, developed by
10  *      Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11  *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12  *      further tested and cleaned up by Zach Brown <zab@redhat.com>
13  *      and Ingo Molnar <mingo@redhat.com>
14  *
15  *      Fixes
16  *      Maciej W. Rozycki       :       Bits for genuine 82489DX APICs;
17  *                                      thanks to Eric Gilmore
18  *                                      and Rolf G. Tews
19  *                                      for testing these extensively
20  *      Paul Diefenbaugh        :       Added full ACPI support
21  */
22
23 #include <linux/mm.h>
24 #include <linux/interrupt.h>
25 #include <linux/init.h>
26 #include <linux/delay.h>
27 #include <linux/sched.h>
28 #include <linux/pci.h>
29 #include <linux/mc146818rtc.h>
30 #include <linux/compiler.h>
31 #include <linux/acpi.h>
32 #include <linux/module.h>
33 #include <linux/sysdev.h>
34 #include <linux/msi.h>
35 #include <linux/htirq.h>
36 #include <linux/freezer.h>
37 #include <linux/kthread.h>
38 #include <linux/jiffies.h>      /* time_after() */
39 #ifdef CONFIG_ACPI
40 #include <acpi/acpi_bus.h>
41 #endif
42 #include <linux/bootmem.h>
43 #include <linux/dmar.h>
44 #include <linux/hpet.h>
45
46 #include <asm/idle.h>
47 #include <asm/io.h>
48 #include <asm/smp.h>
49 #include <asm/cpu.h>
50 #include <asm/desc.h>
51 #include <asm/proto.h>
52 #include <asm/acpi.h>
53 #include <asm/dma.h>
54 #include <asm/timer.h>
55 #include <asm/i8259.h>
56 #include <asm/nmi.h>
57 #include <asm/msidef.h>
58 #include <asm/hypertransport.h>
59 #include <asm/setup.h>
60 #include <asm/irq_remapping.h>
61 #include <asm/hpet.h>
62 #include <asm/uv/uv_hub.h>
63 #include <asm/uv/uv_irq.h>
64
65 #include <asm/apic.h>
66
67 #define __apicdebuginit(type) static type __init
68
69 /*
70  *      Is the SiS APIC rmw bug present ?
71  *      -1 = don't know, 0 = no, 1 = yes
72  */
73 int sis_apic_bug = -1;
74
75 static DEFINE_SPINLOCK(ioapic_lock);
76 static DEFINE_SPINLOCK(vector_lock);
77
78 /*
79  * # of IRQ routing registers
80  */
81 int nr_ioapic_registers[MAX_IO_APICS];
82
83 /* I/O APIC entries */
84 struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
85 int nr_ioapics;
86
87 /* MP IRQ source entries */
88 struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
89
90 /* # of MP IRQ source entries */
91 int mp_irq_entries;
92
93 #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
94 int mp_bus_id_to_type[MAX_MP_BUSSES];
95 #endif
96
97 DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
98
99 int skip_ioapic_setup;
100
101 void arch_disable_smp_support(void)
102 {
103 #ifdef CONFIG_PCI
104         noioapicquirk = 1;
105         noioapicreroute = -1;
106 #endif
107         skip_ioapic_setup = 1;
108 }
109
110 static int __init parse_noapic(char *str)
111 {
112         /* disable IO-APIC */
113         arch_disable_smp_support();
114         return 0;
115 }
116 early_param("noapic", parse_noapic);
117
118 struct irq_pin_list;
119
120 /*
121  * This is performance-critical, we want to do it O(1)
122  *
123  * the indexing order of this array favors 1:1 mappings
124  * between pins and IRQs.
125  */
126
127 struct irq_pin_list {
128         int apic, pin;
129         struct irq_pin_list *next;
130 };
131
132 static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
133 {
134         struct irq_pin_list *pin;
135         int node;
136
137         node = cpu_to_node(cpu);
138
139         pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
140
141         return pin;
142 }
143
144 struct irq_cfg {
145         struct irq_pin_list *irq_2_pin;
146         cpumask_var_t domain;
147         cpumask_var_t old_domain;
148         unsigned move_cleanup_count;
149         u8 vector;
150         u8 move_in_progress : 1;
151 #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
152         u8 move_desc_pending : 1;
153 #endif
154 };
155
156 /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
157 #ifdef CONFIG_SPARSE_IRQ
158 static struct irq_cfg irq_cfgx[] = {
159 #else
160 static struct irq_cfg irq_cfgx[NR_IRQS] = {
161 #endif
162         [0]  = { .vector = IRQ0_VECTOR,  },
163         [1]  = { .vector = IRQ1_VECTOR,  },
164         [2]  = { .vector = IRQ2_VECTOR,  },
165         [3]  = { .vector = IRQ3_VECTOR,  },
166         [4]  = { .vector = IRQ4_VECTOR,  },
167         [5]  = { .vector = IRQ5_VECTOR,  },
168         [6]  = { .vector = IRQ6_VECTOR,  },
169         [7]  = { .vector = IRQ7_VECTOR,  },
170         [8]  = { .vector = IRQ8_VECTOR,  },
171         [9]  = { .vector = IRQ9_VECTOR,  },
172         [10] = { .vector = IRQ10_VECTOR, },
173         [11] = { .vector = IRQ11_VECTOR, },
174         [12] = { .vector = IRQ12_VECTOR, },
175         [13] = { .vector = IRQ13_VECTOR, },
176         [14] = { .vector = IRQ14_VECTOR, },
177         [15] = { .vector = IRQ15_VECTOR, },
178 };
179
180 int __init arch_early_irq_init(void)
181 {
182         struct irq_cfg *cfg;
183         struct irq_desc *desc;
184         int count;
185         int i;
186
187         cfg = irq_cfgx;
188         count = ARRAY_SIZE(irq_cfgx);
189
190         for (i = 0; i < count; i++) {
191                 desc = irq_to_desc(i);
192                 desc->chip_data = &cfg[i];
193                 alloc_bootmem_cpumask_var(&cfg[i].domain);
194                 alloc_bootmem_cpumask_var(&cfg[i].old_domain);
195                 if (i < NR_IRQS_LEGACY)
196                         cpumask_setall(cfg[i].domain);
197         }
198
199         return 0;
200 }
201
202 #ifdef CONFIG_SPARSE_IRQ
203 static struct irq_cfg *irq_cfg(unsigned int irq)
204 {
205         struct irq_cfg *cfg = NULL;
206         struct irq_desc *desc;
207
208         desc = irq_to_desc(irq);
209         if (desc)
210                 cfg = desc->chip_data;
211
212         return cfg;
213 }
214
215 static struct irq_cfg *get_one_free_irq_cfg(int cpu)
216 {
217         struct irq_cfg *cfg;
218         int node;
219
220         node = cpu_to_node(cpu);
221
222         cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
223         if (cfg) {
224                 if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
225                         kfree(cfg);
226                         cfg = NULL;
227                 } else if (!alloc_cpumask_var_node(&cfg->old_domain,
228                                                           GFP_ATOMIC, node)) {
229                         free_cpumask_var(cfg->domain);
230                         kfree(cfg);
231                         cfg = NULL;
232                 } else {
233                         cpumask_clear(cfg->domain);
234                         cpumask_clear(cfg->old_domain);
235                 }
236         }
237
238         return cfg;
239 }
240
241 int arch_init_chip_data(struct irq_desc *desc, int cpu)
242 {
243         struct irq_cfg *cfg;
244
245         cfg = desc->chip_data;
246         if (!cfg) {
247                 desc->chip_data = get_one_free_irq_cfg(cpu);
248                 if (!desc->chip_data) {
249                         printk(KERN_ERR "can not alloc irq_cfg\n");
250                         BUG_ON(1);
251                 }
252         }
253
254         return 0;
255 }
256
257 #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
258
259 static void
260 init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
261 {
262         struct irq_pin_list *old_entry, *head, *tail, *entry;
263
264         cfg->irq_2_pin = NULL;
265         old_entry = old_cfg->irq_2_pin;
266         if (!old_entry)
267                 return;
268
269         entry = get_one_free_irq_2_pin(cpu);
270         if (!entry)
271                 return;
272
273         entry->apic     = old_entry->apic;
274         entry->pin      = old_entry->pin;
275         head            = entry;
276         tail            = entry;
277         old_entry       = old_entry->next;
278         while (old_entry) {
279                 entry = get_one_free_irq_2_pin(cpu);
280                 if (!entry) {
281                         entry = head;
282                         while (entry) {
283                                 head = entry->next;
284                                 kfree(entry);
285                                 entry = head;
286                         }
287                         /* still use the old one */
288                         return;
289                 }
290                 entry->apic     = old_entry->apic;
291                 entry->pin      = old_entry->pin;
292                 tail->next      = entry;
293                 tail            = entry;
294                 old_entry       = old_entry->next;
295         }
296
297         tail->next = NULL;
298         cfg->irq_2_pin = head;
299 }
300
301 static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
302 {
303         struct irq_pin_list *entry, *next;
304
305         if (old_cfg->irq_2_pin == cfg->irq_2_pin)
306                 return;
307
308         entry = old_cfg->irq_2_pin;
309
310         while (entry) {
311                 next = entry->next;
312                 kfree(entry);
313                 entry = next;
314         }
315         old_cfg->irq_2_pin = NULL;
316 }
317
318 void arch_init_copy_chip_data(struct irq_desc *old_desc,
319                                  struct irq_desc *desc, int cpu)
320 {
321         struct irq_cfg *cfg;
322         struct irq_cfg *old_cfg;
323
324         cfg = get_one_free_irq_cfg(cpu);
325
326         if (!cfg)
327                 return;
328
329         desc->chip_data = cfg;
330
331         old_cfg = old_desc->chip_data;
332
333         memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
334
335         init_copy_irq_2_pin(old_cfg, cfg, cpu);
336 }
337
338 static void free_irq_cfg(struct irq_cfg *old_cfg)
339 {
340         kfree(old_cfg);
341 }
342
343 void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
344 {
345         struct irq_cfg *old_cfg, *cfg;
346
347         old_cfg = old_desc->chip_data;
348         cfg = desc->chip_data;
349
350         if (old_cfg == cfg)
351                 return;
352
353         if (old_cfg) {
354                 free_irq_2_pin(old_cfg, cfg);
355                 free_irq_cfg(old_cfg);
356                 old_desc->chip_data = NULL;
357         }
358 }
359
360 static void
361 set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
362 {
363         struct irq_cfg *cfg = desc->chip_data;
364
365         if (!cfg->move_in_progress) {
366                 /* it means that domain is not changed */
367                 if (!cpumask_intersects(desc->affinity, mask))
368                         cfg->move_desc_pending = 1;
369         }
370 }
371 #endif
372
373 #else
374 static struct irq_cfg *irq_cfg(unsigned int irq)
375 {
376         return irq < nr_irqs ? irq_cfgx + irq : NULL;
377 }
378
379 #endif
380
381 #ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
382 static inline void
383 set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
384 {
385 }
386 #endif
387
388 struct io_apic {
389         unsigned int index;
390         unsigned int unused[3];
391         unsigned int data;
392         unsigned int unused2[11];
393         unsigned int eoi;
394 };
395
396 static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
397 {
398         return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
399                 + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
400 }
401
402 static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
403 {
404         struct io_apic __iomem *io_apic = io_apic_base(apic);
405         writel(vector, &io_apic->eoi);
406 }
407
408 static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
409 {
410         struct io_apic __iomem *io_apic = io_apic_base(apic);
411         writel(reg, &io_apic->index);
412         return readl(&io_apic->data);
413 }
414
415 static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
416 {
417         struct io_apic __iomem *io_apic = io_apic_base(apic);
418         writel(reg, &io_apic->index);
419         writel(value, &io_apic->data);
420 }
421
422 /*
423  * Re-write a value: to be used for read-modify-write
424  * cycles where the read already set up the index register.
425  *
426  * Older SiS APIC requires we rewrite the index register
427  */
428 static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
429 {
430         struct io_apic __iomem *io_apic = io_apic_base(apic);
431
432         if (sis_apic_bug)
433                 writel(reg, &io_apic->index);
434         writel(value, &io_apic->data);
435 }
436
437 static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
438 {
439         struct irq_pin_list *entry;
440         unsigned long flags;
441
442         spin_lock_irqsave(&ioapic_lock, flags);
443         entry = cfg->irq_2_pin;
444         for (;;) {
445                 unsigned int reg;
446                 int pin;
447
448                 if (!entry)
449                         break;
450                 pin = entry->pin;
451                 reg = io_apic_read(entry->apic, 0x10 + pin*2);
452                 /* Is the remote IRR bit set? */
453                 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
454                         spin_unlock_irqrestore(&ioapic_lock, flags);
455                         return true;
456                 }
457                 if (!entry->next)
458                         break;
459                 entry = entry->next;
460         }
461         spin_unlock_irqrestore(&ioapic_lock, flags);
462
463         return false;
464 }
465
466 union entry_union {
467         struct { u32 w1, w2; };
468         struct IO_APIC_route_entry entry;
469 };
470
471 static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
472 {
473         union entry_union eu;
474         unsigned long flags;
475         spin_lock_irqsave(&ioapic_lock, flags);
476         eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
477         eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
478         spin_unlock_irqrestore(&ioapic_lock, flags);
479         return eu.entry;
480 }
481
482 /*
483  * When we write a new IO APIC routing entry, we need to write the high
484  * word first! If the mask bit in the low word is clear, we will enable
485  * the interrupt, and we need to make sure the entry is fully populated
486  * before that happens.
487  */
488 static void
489 __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
490 {
491         union entry_union eu;
492         eu.entry = e;
493         io_apic_write(apic, 0x11 + 2*pin, eu.w2);
494         io_apic_write(apic, 0x10 + 2*pin, eu.w1);
495 }
496
497 void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
498 {
499         unsigned long flags;
500         spin_lock_irqsave(&ioapic_lock, flags);
501         __ioapic_write_entry(apic, pin, e);
502         spin_unlock_irqrestore(&ioapic_lock, flags);
503 }
504
505 /*
506  * When we mask an IO APIC routing entry, we need to write the low
507  * word first, in order to set the mask bit before we change the
508  * high bits!
509  */
510 static void ioapic_mask_entry(int apic, int pin)
511 {
512         unsigned long flags;
513         union entry_union eu = { .entry.mask = 1 };
514
515         spin_lock_irqsave(&ioapic_lock, flags);
516         io_apic_write(apic, 0x10 + 2*pin, eu.w1);
517         io_apic_write(apic, 0x11 + 2*pin, eu.w2);
518         spin_unlock_irqrestore(&ioapic_lock, flags);
519 }
520
521 #ifdef CONFIG_SMP
522 static void send_cleanup_vector(struct irq_cfg *cfg)
523 {
524         cpumask_var_t cleanup_mask;
525
526         if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
527                 unsigned int i;
528                 cfg->move_cleanup_count = 0;
529                 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
530                         cfg->move_cleanup_count++;
531                 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
532                         apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
533         } else {
534                 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
535                 cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
536                 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
537                 free_cpumask_var(cleanup_mask);
538         }
539         cfg->move_in_progress = 0;
540 }
541
542 static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
543 {
544         int apic, pin;
545         struct irq_pin_list *entry;
546         u8 vector = cfg->vector;
547
548         entry = cfg->irq_2_pin;
549         for (;;) {
550                 unsigned int reg;
551
552                 if (!entry)
553                         break;
554
555                 apic = entry->apic;
556                 pin = entry->pin;
557                 /*
558                  * With interrupt-remapping, destination information comes
559                  * from interrupt-remapping table entry.
560                  */
561                 if (!irq_remapped(irq))
562                         io_apic_write(apic, 0x11 + pin*2, dest);
563                 reg = io_apic_read(apic, 0x10 + pin*2);
564                 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
565                 reg |= vector;
566                 io_apic_modify(apic, 0x10 + pin*2, reg);
567                 if (!entry->next)
568                         break;
569                 entry = entry->next;
570         }
571 }
572
573 static int
574 assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
575
576 /*
577  * Either sets desc->affinity to a valid value, and returns
578  * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
579  * leaves desc->affinity untouched.
580  */
581 static unsigned int
582 set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
583 {
584         struct irq_cfg *cfg;
585         unsigned int irq;
586
587         if (!cpumask_intersects(mask, cpu_online_mask))
588                 return BAD_APICID;
589
590         irq = desc->irq;
591         cfg = desc->chip_data;
592         if (assign_irq_vector(irq, cfg, mask))
593                 return BAD_APICID;
594
595         cpumask_and(desc->affinity, cfg->domain, mask);
596         set_extra_move_desc(desc, mask);
597
598         return apic->cpu_mask_to_apicid_and(desc->affinity, cpu_online_mask);
599 }
600
601 static void
602 set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
603 {
604         struct irq_cfg *cfg;
605         unsigned long flags;
606         unsigned int dest;
607         unsigned int irq;
608
609         irq = desc->irq;
610         cfg = desc->chip_data;
611
612         spin_lock_irqsave(&ioapic_lock, flags);
613         dest = set_desc_affinity(desc, mask);
614         if (dest != BAD_APICID) {
615                 /* Only the high 8 bits are valid. */
616                 dest = SET_APIC_LOGICAL_ID(dest);
617                 __target_IO_APIC_irq(irq, dest, cfg);
618         }
619         spin_unlock_irqrestore(&ioapic_lock, flags);
620 }
621
622 static void
623 set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
624 {
625         struct irq_desc *desc;
626
627         desc = irq_to_desc(irq);
628
629         set_ioapic_affinity_irq_desc(desc, mask);
630 }
631 #endif /* CONFIG_SMP */
632
633 /*
634  * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
635  * shared ISA-space IRQs, so we have to support them. We are super
636  * fast in the common case, and fast for shared ISA-space IRQs.
637  */
638 static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
639 {
640         struct irq_pin_list *entry;
641
642         entry = cfg->irq_2_pin;
643         if (!entry) {
644                 entry = get_one_free_irq_2_pin(cpu);
645                 if (!entry) {
646                         printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
647                                         apic, pin);
648                         return;
649                 }
650                 cfg->irq_2_pin = entry;
651                 entry->apic = apic;
652                 entry->pin = pin;
653                 return;
654         }
655
656         while (entry->next) {
657                 /* not again, please */
658                 if (entry->apic == apic && entry->pin == pin)
659                         return;
660
661                 entry = entry->next;
662         }
663
664         entry->next = get_one_free_irq_2_pin(cpu);
665         entry = entry->next;
666         entry->apic = apic;
667         entry->pin = pin;
668 }
669
670 /*
671  * Reroute an IRQ to a different pin.
672  */
673 static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
674                                       int oldapic, int oldpin,
675                                       int newapic, int newpin)
676 {
677         struct irq_pin_list *entry = cfg->irq_2_pin;
678         int replaced = 0;
679
680         while (entry) {
681                 if (entry->apic == oldapic && entry->pin == oldpin) {
682                         entry->apic = newapic;
683                         entry->pin = newpin;
684                         replaced = 1;
685                         /* every one is different, right? */
686                         break;
687                 }
688                 entry = entry->next;
689         }
690
691         /* why? call replace before add? */
692         if (!replaced)
693                 add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
694 }
695
696 static inline void io_apic_modify_irq(struct irq_cfg *cfg,
697                                 int mask_and, int mask_or,
698                                 void (*final)(struct irq_pin_list *entry))
699 {
700         int pin;
701         struct irq_pin_list *entry;
702
703         for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
704                 unsigned int reg;
705                 pin = entry->pin;
706                 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
707                 reg &= mask_and;
708                 reg |= mask_or;
709                 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
710                 if (final)
711                         final(entry);
712         }
713 }
714
715 static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
716 {
717         io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
718 }
719
720 #ifdef CONFIG_X86_64
721 static void io_apic_sync(struct irq_pin_list *entry)
722 {
723         /*
724          * Synchronize the IO-APIC and the CPU by doing
725          * a dummy read from the IO-APIC
726          */
727         struct io_apic __iomem *io_apic;
728         io_apic = io_apic_base(entry->apic);
729         readl(&io_apic->data);
730 }
731
732 static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
733 {
734         io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
735 }
736 #else /* CONFIG_X86_32 */
737 static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
738 {
739         io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
740 }
741
742 static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
743 {
744         io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
745                         IO_APIC_REDIR_MASKED, NULL);
746 }
747
748 static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
749 {
750         io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
751                         IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
752 }
753 #endif /* CONFIG_X86_32 */
754
755 static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
756 {
757         struct irq_cfg *cfg = desc->chip_data;
758         unsigned long flags;
759
760         BUG_ON(!cfg);
761
762         spin_lock_irqsave(&ioapic_lock, flags);
763         __mask_IO_APIC_irq(cfg);
764         spin_unlock_irqrestore(&ioapic_lock, flags);
765 }
766
767 static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
768 {
769         struct irq_cfg *cfg = desc->chip_data;
770         unsigned long flags;
771
772         spin_lock_irqsave(&ioapic_lock, flags);
773         __unmask_IO_APIC_irq(cfg);
774         spin_unlock_irqrestore(&ioapic_lock, flags);
775 }
776
777 static void mask_IO_APIC_irq(unsigned int irq)
778 {
779         struct irq_desc *desc = irq_to_desc(irq);
780
781         mask_IO_APIC_irq_desc(desc);
782 }
783 static void unmask_IO_APIC_irq(unsigned int irq)
784 {
785         struct irq_desc *desc = irq_to_desc(irq);
786
787         unmask_IO_APIC_irq_desc(desc);
788 }
789
790 static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
791 {
792         struct IO_APIC_route_entry entry;
793
794         /* Check delivery_mode to be sure we're not clearing an SMI pin */
795         entry = ioapic_read_entry(apic, pin);
796         if (entry.delivery_mode == dest_SMI)
797                 return;
798         /*
799          * Disable it in the IO-APIC irq-routing table:
800          */
801         ioapic_mask_entry(apic, pin);
802 }
803
804 static void clear_IO_APIC (void)
805 {
806         int apic, pin;
807
808         for (apic = 0; apic < nr_ioapics; apic++)
809                 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
810                         clear_IO_APIC_pin(apic, pin);
811 }
812
813 #ifdef CONFIG_X86_32
814 /*
815  * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
816  * specific CPU-side IRQs.
817  */
818
819 #define MAX_PIRQS 8
820 static int pirq_entries[MAX_PIRQS] = {
821         [0 ... MAX_PIRQS - 1] = -1
822 };
823
824 static int __init ioapic_pirq_setup(char *str)
825 {
826         int i, max;
827         int ints[MAX_PIRQS+1];
828
829         get_options(str, ARRAY_SIZE(ints), ints);
830
831         apic_printk(APIC_VERBOSE, KERN_INFO
832                         "PIRQ redirection, working around broken MP-BIOS.\n");
833         max = MAX_PIRQS;
834         if (ints[0] < MAX_PIRQS)
835                 max = ints[0];
836
837         for (i = 0; i < max; i++) {
838                 apic_printk(APIC_VERBOSE, KERN_DEBUG
839                                 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
840                 /*
841                  * PIRQs are mapped upside down, usually.
842                  */
843                 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
844         }
845         return 1;
846 }
847
848 __setup("pirq=", ioapic_pirq_setup);
849 #endif /* CONFIG_X86_32 */
850
851 #ifdef CONFIG_INTR_REMAP
852 /* I/O APIC RTE contents at the OS boot up */
853 static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];
854
855 /*
856  * Saves all the IO-APIC RTE's
857  */
858 int save_IO_APIC_setup(void)
859 {
860         union IO_APIC_reg_01 reg_01;
861         unsigned long flags;
862         int apic, pin;
863
864         /*
865          * The number of IO-APIC IRQ registers (== #pins):
866          */
867         for (apic = 0; apic < nr_ioapics; apic++) {
868                 spin_lock_irqsave(&ioapic_lock, flags);
869                 reg_01.raw = io_apic_read(apic, 1);
870                 spin_unlock_irqrestore(&ioapic_lock, flags);
871                 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
872         }
873
874         for (apic = 0; apic < nr_ioapics; apic++) {
875                 early_ioapic_entries[apic] =
876                         kzalloc(sizeof(struct IO_APIC_route_entry) *
877                                 nr_ioapic_registers[apic], GFP_KERNEL);
878                 if (!early_ioapic_entries[apic])
879                         goto nomem;
880         }
881
882         for (apic = 0; apic < nr_ioapics; apic++)
883                 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
884                         early_ioapic_entries[apic][pin] =
885                                 ioapic_read_entry(apic, pin);
886
887         return 0;
888
889 nomem:
890         while (apic >= 0)
891                 kfree(early_ioapic_entries[apic--]);
892         memset(early_ioapic_entries, 0,
893                 ARRAY_SIZE(early_ioapic_entries));
894
895         return -ENOMEM;
896 }
897
898 void mask_IO_APIC_setup(void)
899 {
900         int apic, pin;
901
902         for (apic = 0; apic < nr_ioapics; apic++) {
903                 if (!early_ioapic_entries[apic])
904                         break;
905                 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
906                         struct IO_APIC_route_entry entry;
907
908                         entry = early_ioapic_entries[apic][pin];
909                         if (!entry.mask) {
910                                 entry.mask = 1;
911                                 ioapic_write_entry(apic, pin, entry);
912                         }
913                 }
914         }
915 }
916
917 void restore_IO_APIC_setup(void)
918 {
919         int apic, pin;
920
921         for (apic = 0; apic < nr_ioapics; apic++) {
922                 if (!early_ioapic_entries[apic])
923                         break;
924                 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
925                         ioapic_write_entry(apic, pin,
926                                            early_ioapic_entries[apic][pin]);
927                 kfree(early_ioapic_entries[apic]);
928                 early_ioapic_entries[apic] = NULL;
929         }
930 }
931
932 void reinit_intr_remapped_IO_APIC(int intr_remapping)
933 {
934         /*
935          * for now plain restore of previous settings.
936          * TBD: In the case of OS enabling interrupt-remapping,
937          * IO-APIC RTE's need to be setup to point to interrupt-remapping
938          * table entries. for now, do a plain restore, and wait for
939          * the setup_IO_APIC_irqs() to do proper initialization.
940          */
941         restore_IO_APIC_setup();
942 }
943 #endif
944
945 /*
946  * Find the IRQ entry number of a certain pin.
947  */
948 static int find_irq_entry(int apic, int pin, int type)
949 {
950         int i;
951
952         for (i = 0; i < mp_irq_entries; i++)
953                 if (mp_irqs[i].irqtype == type &&
954                     (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
955                      mp_irqs[i].dstapic == MP_APIC_ALL) &&
956                     mp_irqs[i].dstirq == pin)
957                         return i;
958
959         return -1;
960 }
961
962 /*
963  * Find the pin to which IRQ[irq] (ISA) is connected
964  */
965 static int __init find_isa_irq_pin(int irq, int type)
966 {
967         int i;
968
969         for (i = 0; i < mp_irq_entries; i++) {
970                 int lbus = mp_irqs[i].srcbus;
971
972                 if (test_bit(lbus, mp_bus_not_pci) &&
973                     (mp_irqs[i].irqtype == type) &&
974                     (mp_irqs[i].srcbusirq == irq))
975
976                         return mp_irqs[i].dstirq;
977         }
978         return -1;
979 }
980
981 static int __init find_isa_irq_apic(int irq, int type)
982 {
983         int i;
984
985         for (i = 0; i < mp_irq_entries; i++) {
986                 int lbus = mp_irqs[i].srcbus;
987
988                 if (test_bit(lbus, mp_bus_not_pci) &&
989                     (mp_irqs[i].irqtype == type) &&
990                     (mp_irqs[i].srcbusirq == irq))
991                         break;
992         }
993         if (i < mp_irq_entries) {
994                 int apic;
995                 for(apic = 0; apic < nr_ioapics; apic++) {
996                         if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
997                                 return apic;
998                 }
999         }
1000
1001         return -1;
1002 }
1003
1004 /*
1005  * Find a specific PCI IRQ entry.
1006  * Not an __init, possibly needed by modules
1007  */
1008 static int pin_2_irq(int idx, int apic, int pin);
1009
1010 int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1011 {
1012         int apic, i, best_guess = -1;
1013
1014         apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1015                 bus, slot, pin);
1016         if (test_bit(bus, mp_bus_not_pci)) {
1017                 apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1018                 return -1;
1019         }
1020         for (i = 0; i < mp_irq_entries; i++) {
1021                 int lbus = mp_irqs[i].srcbus;
1022
1023                 for (apic = 0; apic < nr_ioapics; apic++)
1024                         if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
1025                             mp_irqs[i].dstapic == MP_APIC_ALL)
1026                                 break;
1027
1028                 if (!test_bit(lbus, mp_bus_not_pci) &&
1029                     !mp_irqs[i].irqtype &&
1030                     (bus == lbus) &&
1031                     (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1032                         int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
1033
1034                         if (!(apic || IO_APIC_IRQ(irq)))
1035                                 continue;
1036
1037                         if (pin == (mp_irqs[i].srcbusirq & 3))
1038                                 return irq;
1039                         /*
1040                          * Use the first all-but-pin matching entry as a
1041                          * best-guess fuzzy result for broken mptables.
1042                          */
1043                         if (best_guess < 0)
1044                                 best_guess = irq;
1045                 }
1046         }
1047         return best_guess;
1048 }
1049
1050 EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1051
1052 #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1053 /*
1054  * EISA Edge/Level control register, ELCR
1055  */
1056 static int EISA_ELCR(unsigned int irq)
1057 {
1058         if (irq < NR_IRQS_LEGACY) {
1059                 unsigned int port = 0x4d0 + (irq >> 3);
1060                 return (inb(port) >> (irq & 7)) & 1;
1061         }
1062         apic_printk(APIC_VERBOSE, KERN_INFO
1063                         "Broken MPtable reports ISA irq %d\n", irq);
1064         return 0;
1065 }
1066
1067 #endif
1068
1069 /* ISA interrupts are always polarity zero edge triggered,
1070  * when listed as conforming in the MP table. */
1071
1072 #define default_ISA_trigger(idx)        (0)
1073 #define default_ISA_polarity(idx)       (0)
1074
1075 /* EISA interrupts are always polarity zero and can be edge or level
1076  * trigger depending on the ELCR value.  If an interrupt is listed as
1077  * EISA conforming in the MP table, that means its trigger type must
1078  * be read in from the ELCR */
1079
1080 #define default_EISA_trigger(idx)       (EISA_ELCR(mp_irqs[idx].srcbusirq))
1081 #define default_EISA_polarity(idx)      default_ISA_polarity(idx)
1082
1083 /* PCI interrupts are always polarity one level triggered,
1084  * when listed as conforming in the MP table. */
1085
1086 #define default_PCI_trigger(idx)        (1)
1087 #define default_PCI_polarity(idx)       (1)
1088
1089 /* MCA interrupts are always polarity zero level triggered,
1090  * when listed as conforming in the MP table. */
1091
1092 #define default_MCA_trigger(idx)        (1)
1093 #define default_MCA_polarity(idx)       default_ISA_polarity(idx)
1094
1095 static int MPBIOS_polarity(int idx)
1096 {
1097         int bus = mp_irqs[idx].srcbus;
1098         int polarity;
1099
1100         /*
1101          * Determine IRQ line polarity (high active or low active):
1102          */
1103         switch (mp_irqs[idx].irqflag & 3)
1104         {
1105                 case 0: /* conforms, ie. bus-type dependent polarity */
1106                         if (test_bit(bus, mp_bus_not_pci))
1107                                 polarity = default_ISA_polarity(idx);
1108                         else
1109                                 polarity = default_PCI_polarity(idx);
1110                         break;
1111                 case 1: /* high active */
1112                 {
1113                         polarity = 0;
1114                         break;
1115                 }
1116                 case 2: /* reserved */
1117                 {
1118                         printk(KERN_WARNING "broken BIOS!!\n");
1119                         polarity = 1;
1120                         break;
1121                 }
1122                 case 3: /* low active */
1123                 {
1124                         polarity = 1;
1125                         break;
1126                 }
1127                 default: /* invalid */
1128                 {
1129                         printk(KERN_WARNING "broken BIOS!!\n");
1130                         polarity = 1;
1131                         break;
1132                 }
1133         }
1134         return polarity;
1135 }
1136
1137 static int MPBIOS_trigger(int idx)
1138 {
1139         int bus = mp_irqs[idx].srcbus;
1140         int trigger;
1141
1142         /*
1143          * Determine IRQ trigger mode (edge or level sensitive):
1144          */
1145         switch ((mp_irqs[idx].irqflag>>2) & 3)
1146         {
1147                 case 0: /* conforms, ie. bus-type dependent */
1148                         if (test_bit(bus, mp_bus_not_pci))
1149                                 trigger = default_ISA_trigger(idx);
1150                         else
1151                                 trigger = default_PCI_trigger(idx);
1152 #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1153                         switch (mp_bus_id_to_type[bus]) {
1154                                 case MP_BUS_ISA: /* ISA pin */
1155                                 {
1156                                         /* set before the switch */
1157                                         break;
1158                                 }
1159                                 case MP_BUS_EISA: /* EISA pin */
1160                                 {
1161                                         trigger = default_EISA_trigger(idx);
1162                                         break;
1163                                 }
1164                                 case MP_BUS_PCI: /* PCI pin */
1165                                 {
1166                                         /* set before the switch */
1167                                         break;
1168                                 }
1169                                 case MP_BUS_MCA: /* MCA pin */
1170                                 {
1171                                         trigger = default_MCA_trigger(idx);
1172                                         break;
1173                                 }
1174                                 default:
1175                                 {
1176                                         printk(KERN_WARNING "broken BIOS!!\n");
1177                                         trigger = 1;
1178                                         break;
1179                                 }
1180                         }
1181 #endif
1182                         break;
1183                 case 1: /* edge */
1184                 {
1185                         trigger = 0;
1186                         break;
1187                 }
1188                 case 2: /* reserved */
1189                 {
1190                         printk(KERN_WARNING "broken BIOS!!\n");
1191                         trigger = 1;
1192                         break;
1193                 }
1194                 case 3: /* level */
1195                 {
1196                         trigger = 1;
1197                         break;
1198                 }
1199                 default: /* invalid */
1200                 {
1201                         printk(KERN_WARNING "broken BIOS!!\n");
1202                         trigger = 0;
1203                         break;
1204                 }
1205         }
1206         return trigger;
1207 }
1208
1209 static inline int irq_polarity(int idx)
1210 {
1211         return MPBIOS_polarity(idx);
1212 }
1213
1214 static inline int irq_trigger(int idx)
1215 {
1216         return MPBIOS_trigger(idx);
1217 }
1218
1219 int (*ioapic_renumber_irq)(int ioapic, int irq);
1220 static int pin_2_irq(int idx, int apic, int pin)
1221 {
1222         int irq, i;
1223         int bus = mp_irqs[idx].srcbus;
1224
1225         /*
1226          * Debugging check, we are in big trouble if this message pops up!
1227          */
1228         if (mp_irqs[idx].dstirq != pin)
1229                 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1230
1231         if (test_bit(bus, mp_bus_not_pci)) {
1232                 irq = mp_irqs[idx].srcbusirq;
1233         } else {
1234                 /*
1235                  * PCI IRQs are mapped in order
1236                  */
1237                 i = irq = 0;
1238                 while (i < apic)
1239                         irq += nr_ioapic_registers[i++];
1240                 irq += pin;
1241                 /*
1242                  * For MPS mode, so far only needed by ES7000 platform
1243                  */
1244                 if (ioapic_renumber_irq)
1245                         irq = ioapic_renumber_irq(apic, irq);
1246         }
1247
1248 #ifdef CONFIG_X86_32
1249         /*
1250          * PCI IRQ command line redirection. Yes, limits are hardcoded.
1251          */
1252         if ((pin >= 16) && (pin <= 23)) {
1253                 if (pirq_entries[pin-16] != -1) {
1254                         if (!pirq_entries[pin-16]) {
1255                                 apic_printk(APIC_VERBOSE, KERN_DEBUG
1256                                                 "disabling PIRQ%d\n", pin-16);
1257                         } else {
1258                                 irq = pirq_entries[pin-16];
1259                                 apic_printk(APIC_VERBOSE, KERN_DEBUG
1260                                                 "using PIRQ%d -> IRQ %d\n",
1261                                                 pin-16, irq);
1262                         }
1263                 }
1264         }
1265 #endif
1266
1267         return irq;
1268 }
1269
1270 void lock_vector_lock(void)
1271 {
1272         /* Used to the online set of cpus does not change
1273          * during assign_irq_vector.
1274          */
1275         spin_lock(&vector_lock);
1276 }
1277
1278 void unlock_vector_lock(void)
1279 {
1280         spin_unlock(&vector_lock);
1281 }
1282
1283 static int
1284 __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1285 {
1286         /*
1287          * NOTE! The local APIC isn't very good at handling
1288          * multiple interrupts at the same interrupt level.
1289          * As the interrupt level is determined by taking the
1290          * vector number and shifting that right by 4, we
1291          * want to spread these out a bit so that they don't
1292          * all fall in the same interrupt level.
1293          *
1294          * Also, we've got to be careful not to trash gate
1295          * 0x80, because int 0x80 is hm, kind of importantish. ;)
1296          */
1297         static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1298         unsigned int old_vector;
1299         int cpu, err;
1300         cpumask_var_t tmp_mask;
1301
1302         if ((cfg->move_in_progress) || cfg->move_cleanup_count)
1303                 return -EBUSY;
1304
1305         if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1306                 return -ENOMEM;
1307
1308         old_vector = cfg->vector;
1309         if (old_vector) {
1310                 cpumask_and(tmp_mask, mask, cpu_online_mask);
1311                 cpumask_and(tmp_mask, cfg->domain, tmp_mask);
1312                 if (!cpumask_empty(tmp_mask)) {
1313                         free_cpumask_var(tmp_mask);
1314                         return 0;
1315                 }
1316         }
1317
1318         /* Only try and allocate irqs on cpus that are present */
1319         err = -ENOSPC;
1320         for_each_cpu_and(cpu, mask, cpu_online_mask) {
1321                 int new_cpu;
1322                 int vector, offset;
1323
1324                 apic->vector_allocation_domain(cpu, tmp_mask);
1325
1326                 vector = current_vector;
1327                 offset = current_offset;
1328 next:
1329                 vector += 8;
1330                 if (vector >= first_system_vector) {
1331                         /* If out of vectors on large boxen, must share them. */
1332                         offset = (offset + 1) % 8;
1333                         vector = FIRST_DEVICE_VECTOR + offset;
1334                 }
1335                 if (unlikely(current_vector == vector))
1336                         continue;
1337
1338                 if (test_bit(vector, used_vectors))
1339                         goto next;
1340
1341                 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1342                         if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1343                                 goto next;
1344                 /* Found one! */
1345                 current_vector = vector;
1346                 current_offset = offset;
1347                 if (old_vector) {
1348                         cfg->move_in_progress = 1;
1349                         cpumask_copy(cfg->old_domain, cfg->domain);
1350                 }
1351                 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1352                         per_cpu(vector_irq, new_cpu)[vector] = irq;
1353                 cfg->vector = vector;
1354                 cpumask_copy(cfg->domain, tmp_mask);
1355                 err = 0;
1356                 break;
1357         }
1358         free_cpumask_var(tmp_mask);
1359         return err;
1360 }
1361
1362 static int
1363 assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1364 {
1365         int err;
1366         unsigned long flags;
1367
1368         spin_lock_irqsave(&vector_lock, flags);
1369         err = __assign_irq_vector(irq, cfg, mask);
1370         spin_unlock_irqrestore(&vector_lock, flags);
1371         return err;
1372 }
1373
1374 static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1375 {
1376         int cpu, vector;
1377
1378         BUG_ON(!cfg->vector);
1379
1380         vector = cfg->vector;
1381         for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1382                 per_cpu(vector_irq, cpu)[vector] = -1;
1383
1384         cfg->vector = 0;
1385         cpumask_clear(cfg->domain);
1386
1387         if (likely(!cfg->move_in_progress))
1388                 return;
1389         for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1390                 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1391                                                                 vector++) {
1392                         if (per_cpu(vector_irq, cpu)[vector] != irq)
1393                                 continue;
1394                         per_cpu(vector_irq, cpu)[vector] = -1;
1395                         break;
1396                 }
1397         }
1398         cfg->move_in_progress = 0;
1399 }
1400
1401 void __setup_vector_irq(int cpu)
1402 {
1403         /* Initialize vector_irq on a new cpu */
1404         /* This function must be called with vector_lock held */
1405         int irq, vector;
1406         struct irq_cfg *cfg;
1407         struct irq_desc *desc;
1408
1409         /* Mark the inuse vectors */
1410         for_each_irq_desc(irq, desc) {
1411                 cfg = desc->chip_data;
1412                 if (!cpumask_test_cpu(cpu, cfg->domain))
1413                         continue;
1414                 vector = cfg->vector;
1415                 per_cpu(vector_irq, cpu)[vector] = irq;
1416         }
1417         /* Mark the free vectors */
1418         for (vector = 0; vector < NR_VECTORS; ++vector) {
1419                 irq = per_cpu(vector_irq, cpu)[vector];
1420                 if (irq < 0)
1421                         continue;
1422
1423                 cfg = irq_cfg(irq);
1424                 if (!cpumask_test_cpu(cpu, cfg->domain))
1425                         per_cpu(vector_irq, cpu)[vector] = -1;
1426         }
1427 }
1428
1429 static struct irq_chip ioapic_chip;
1430 static struct irq_chip ir_ioapic_chip;
1431 static struct irq_chip msi_ir_chip;
1432
1433 #define IOAPIC_AUTO     -1
1434 #define IOAPIC_EDGE     0
1435 #define IOAPIC_LEVEL    1
1436
1437 #ifdef CONFIG_X86_32
1438 static inline int IO_APIC_irq_trigger(int irq)
1439 {
1440         int apic, idx, pin;
1441
1442         for (apic = 0; apic < nr_ioapics; apic++) {
1443                 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1444                         idx = find_irq_entry(apic, pin, mp_INT);
1445                         if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1446                                 return irq_trigger(idx);
1447                 }
1448         }
1449         /*
1450          * nonexistent IRQs are edge default
1451          */
1452         return 0;
1453 }
1454 #else
1455 static inline int IO_APIC_irq_trigger(int irq)
1456 {
1457         return 1;
1458 }
1459 #endif
1460
1461 static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
1462 {
1463
1464         if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1465             trigger == IOAPIC_LEVEL)
1466                 desc->status |= IRQ_LEVEL;
1467         else
1468                 desc->status &= ~IRQ_LEVEL;
1469
1470         if (irq_remapped(irq)) {
1471                 desc->status |= IRQ_MOVE_PCNTXT;
1472                 if (trigger)
1473                         set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1474                                                       handle_fasteoi_irq,
1475                                                      "fasteoi");
1476                 else
1477                         set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1478                                                       handle_edge_irq, "edge");
1479                 return;
1480         }
1481
1482         if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1483             trigger == IOAPIC_LEVEL)
1484                 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1485                                               handle_fasteoi_irq,
1486                                               "fasteoi");
1487         else
1488                 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1489                                               handle_edge_irq, "edge");
1490 }
1491
1492 int setup_ioapic_entry(int apic_id, int irq,
1493                        struct IO_APIC_route_entry *entry,
1494                        unsigned int destination, int trigger,
1495                        int polarity, int vector, int pin)
1496 {
1497         /*
1498          * add it to the IO-APIC irq-routing table:
1499          */
1500         memset(entry,0,sizeof(*entry));
1501
1502         if (intr_remapping_enabled) {
1503                 struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1504                 struct irte irte;
1505                 struct IR_IO_APIC_route_entry *ir_entry =
1506                         (struct IR_IO_APIC_route_entry *) entry;
1507                 int index;
1508
1509                 if (!iommu)
1510                         panic("No mapping iommu for ioapic %d\n", apic_id);
1511
1512                 index = alloc_irte(iommu, irq, 1);
1513                 if (index < 0)
1514                         panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1515
1516                 memset(&irte, 0, sizeof(irte));
1517
1518                 irte.present = 1;
1519                 irte.dst_mode = apic->irq_dest_mode;
1520                 /*
1521                  * Trigger mode in the IRTE will always be edge, and the
1522                  * actual level or edge trigger will be setup in the IO-APIC
1523                  * RTE. This will help simplify level triggered irq migration.
1524                  * For more details, see the comments above explainig IO-APIC
1525                  * irq migration in the presence of interrupt-remapping.
1526                  */
1527                 irte.trigger_mode = 0;
1528                 irte.dlvry_mode = apic->irq_delivery_mode;
1529                 irte.vector = vector;
1530                 irte.dest_id = IRTE_DEST(destination);
1531
1532                 modify_irte(irq, &irte);
1533
1534                 ir_entry->index2 = (index >> 15) & 0x1;
1535                 ir_entry->zero = 0;
1536                 ir_entry->format = 1;
1537                 ir_entry->index = (index & 0x7fff);
1538                 /*
1539                  * IO-APIC RTE will be configured with virtual vector.
1540                  * irq handler will do the explicit EOI to the io-apic.
1541                  */
1542                 ir_entry->vector = pin;
1543         } else {
1544                 entry->delivery_mode = apic->irq_delivery_mode;
1545                 entry->dest_mode = apic->irq_dest_mode;
1546                 entry->dest = destination;
1547                 entry->vector = vector;
1548         }
1549
1550         entry->mask = 0;                                /* enable IRQ */
1551         entry->trigger = trigger;
1552         entry->polarity = polarity;
1553
1554         /* Mask level triggered irqs.
1555          * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1556          */
1557         if (trigger)
1558                 entry->mask = 1;
1559         return 0;
1560 }
1561
1562 static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1563                               int trigger, int polarity)
1564 {
1565         struct irq_cfg *cfg;
1566         struct IO_APIC_route_entry entry;
1567         unsigned int dest;
1568
1569         if (!IO_APIC_IRQ(irq))
1570                 return;
1571
1572         cfg = desc->chip_data;
1573
1574         if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1575                 return;
1576
1577         dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1578
1579         apic_printk(APIC_VERBOSE,KERN_DEBUG
1580                     "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1581                     "IRQ %d Mode:%i Active:%i)\n",
1582                     apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1583                     irq, trigger, polarity);
1584
1585
1586         if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1587                                dest, trigger, polarity, cfg->vector, pin)) {
1588                 printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1589                        mp_ioapics[apic_id].apicid, pin);
1590                 __clear_irq_vector(irq, cfg);
1591                 return;
1592         }
1593
1594         ioapic_register_intr(irq, desc, trigger);
1595         if (irq < NR_IRQS_LEGACY)
1596                 disable_8259A_irq(irq);
1597
1598         ioapic_write_entry(apic_id, pin, entry);
1599 }
1600
1601 static void __init setup_IO_APIC_irqs(void)
1602 {
1603         int apic_id, pin, idx, irq;
1604         int notcon = 0;
1605         struct irq_desc *desc;
1606         struct irq_cfg *cfg;
1607         int cpu = boot_cpu_id;
1608
1609         apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1610
1611         for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
1612                 for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
1613
1614                         idx = find_irq_entry(apic_id, pin, mp_INT);
1615                         if (idx == -1) {
1616                                 if (!notcon) {
1617                                         notcon = 1;
1618                                         apic_printk(APIC_VERBOSE,
1619                                                 KERN_DEBUG " %d-%d",
1620                                                 mp_ioapics[apic_id].apicid, pin);
1621                                 } else
1622                                         apic_printk(APIC_VERBOSE, " %d-%d",
1623                                                 mp_ioapics[apic_id].apicid, pin);
1624                                 continue;
1625                         }
1626                         if (notcon) {
1627                                 apic_printk(APIC_VERBOSE,
1628                                         " (apicid-pin) not connected\n");
1629                                 notcon = 0;
1630                         }
1631
1632                         irq = pin_2_irq(idx, apic_id, pin);
1633
1634                         /*
1635                          * Skip the timer IRQ if there's a quirk handler
1636                          * installed and if it returns 1:
1637                          */
1638                         if (apic->multi_timer_check &&
1639                                         apic->multi_timer_check(apic_id, irq))
1640                                 continue;
1641
1642                         desc = irq_to_desc_alloc_cpu(irq, cpu);
1643                         if (!desc) {
1644                                 printk(KERN_INFO "can not get irq_desc for %d\n", irq);
1645                                 continue;
1646                         }
1647                         cfg = desc->chip_data;
1648                         add_pin_to_irq_cpu(cfg, cpu, apic_id, pin);
1649
1650                         setup_IO_APIC_irq(apic_id, pin, irq, desc,
1651                                         irq_trigger(idx), irq_polarity(idx));
1652                 }
1653         }
1654
1655         if (notcon)
1656                 apic_printk(APIC_VERBOSE,
1657                         " (apicid-pin) not connected\n");
1658 }
1659
1660 /*
1661  * Set up the timer pin, possibly with the 8259A-master behind.
1662  */
1663 static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1664                                         int vector)
1665 {
1666         struct IO_APIC_route_entry entry;
1667
1668         if (intr_remapping_enabled)
1669                 return;
1670
1671         memset(&entry, 0, sizeof(entry));
1672
1673         /*
1674          * We use logical delivery to get the timer IRQ
1675          * to the first CPU.
1676          */
1677         entry.dest_mode = apic->irq_dest_mode;
1678         entry.mask = 0;                 /* don't mask IRQ for edge */
1679         entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1680         entry.delivery_mode = apic->irq_delivery_mode;
1681         entry.polarity = 0;
1682         entry.trigger = 0;
1683         entry.vector = vector;
1684
1685         /*
1686          * The timer IRQ doesn't have to know that behind the
1687          * scene we may have a 8259A-master in AEOI mode ...
1688          */
1689         set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
1690
1691         /*
1692          * Add it to the IO-APIC irq-routing table:
1693          */
1694         ioapic_write_entry(apic_id, pin, entry);
1695 }
1696
1697
1698 __apicdebuginit(void) print_IO_APIC(void)
1699 {
1700         int apic, i;
1701         union IO_APIC_reg_00 reg_00;
1702         union IO_APIC_reg_01 reg_01;
1703         union IO_APIC_reg_02 reg_02;
1704         union IO_APIC_reg_03 reg_03;
1705         unsigned long flags;
1706         struct irq_cfg *cfg;
1707         struct irq_desc *desc;
1708         unsigned int irq;
1709
1710         if (apic_verbosity == APIC_QUIET)
1711                 return;
1712
1713         printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1714         for (i = 0; i < nr_ioapics; i++)
1715                 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1716                        mp_ioapics[i].apicid, nr_ioapic_registers[i]);
1717
1718         /*
1719          * We are a bit conservative about what we expect.  We have to
1720          * know about every hardware change ASAP.
1721          */
1722         printk(KERN_INFO "testing the IO APIC.......................\n");
1723
1724         for (apic = 0; apic < nr_ioapics; apic++) {
1725
1726         spin_lock_irqsave(&ioapic_lock, flags);
1727         reg_00.raw = io_apic_read(apic, 0);
1728         reg_01.raw = io_apic_read(apic, 1);
1729         if (reg_01.bits.version >= 0x10)
1730                 reg_02.raw = io_apic_read(apic, 2);
1731         if (reg_01.bits.version >= 0x20)
1732                 reg_03.raw = io_apic_read(apic, 3);
1733         spin_unlock_irqrestore(&ioapic_lock, flags);
1734
1735         printk("\n");
1736         printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
1737         printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1738         printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
1739         printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
1740         printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);
1741
1742         printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1743         printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);
1744
1745         printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1746         printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);
1747
1748         /*
1749          * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1750          * but the value of reg_02 is read as the previous read register
1751          * value, so ignore it if reg_02 == reg_01.
1752          */
1753         if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1754                 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1755                 printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
1756         }
1757
1758         /*
1759          * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1760          * or reg_03, but the value of reg_0[23] is read as the previous read
1761          * register value, so ignore it if reg_03 == reg_0[12].
1762          */
1763         if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1764             reg_03.raw != reg_01.raw) {
1765                 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1766                 printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
1767         }
1768
1769         printk(KERN_DEBUG ".... IRQ redirection table:\n");
1770
1771         printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1772                           " Stat Dmod Deli Vect:   \n");
1773
1774         for (i = 0; i <= reg_01.bits.entries; i++) {
1775                 struct IO_APIC_route_entry entry;
1776
1777                 entry = ioapic_read_entry(apic, i);
1778
1779                 printk(KERN_DEBUG " %02x %03X ",
1780                         i,
1781                         entry.dest
1782                 );
1783
1784                 printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
1785                         entry.mask,
1786                         entry.trigger,
1787                         entry.irr,
1788                         entry.polarity,
1789                         entry.delivery_status,
1790                         entry.dest_mode,
1791                         entry.delivery_mode,
1792                         entry.vector
1793                 );
1794         }
1795         }
1796         printk(KERN_DEBUG "IRQ to pin mappings:\n");
1797         for_each_irq_desc(irq, desc) {
1798                 struct irq_pin_list *entry;
1799
1800                 cfg = desc->chip_data;
1801                 entry = cfg->irq_2_pin;
1802                 if (!entry)
1803                         continue;
1804                 printk(KERN_DEBUG "IRQ%d ", irq);
1805                 for (;;) {
1806                         printk("-> %d:%d", entry->apic, entry->pin);
1807                         if (!entry->next)
1808                                 break;
1809                         entry = entry->next;
1810                 }
1811                 printk("\n");
1812         }
1813
1814         printk(KERN_INFO ".................................... done.\n");
1815
1816         return;
1817 }
1818
1819 __apicdebuginit(void) print_APIC_bitfield(int base)
1820 {
1821         unsigned int v;
1822         int i, j;
1823
1824         if (apic_verbosity == APIC_QUIET)
1825                 return;
1826
1827         printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1828         for (i = 0; i < 8; i++) {
1829                 v = apic_read(base + i*0x10);
1830                 for (j = 0; j < 32; j++) {
1831                         if (v & (1<<j))
1832                                 printk("1");
1833                         else
1834                                 printk("0");
1835                 }
1836                 printk("\n");
1837         }
1838 }
1839
1840 __apicdebuginit(void) print_local_APIC(void *dummy)
1841 {
1842         unsigned int v, ver, maxlvt;
1843         u64 icr;
1844
1845         if (apic_verbosity == APIC_QUIET)
1846                 return;
1847
1848         printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1849                 smp_processor_id(), hard_smp_processor_id());
1850         v = apic_read(APIC_ID);
1851         printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
1852         v = apic_read(APIC_LVR);
1853         printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1854         ver = GET_APIC_VERSION(v);
1855         maxlvt = lapic_get_maxlvt();
1856
1857         v = apic_read(APIC_TASKPRI);
1858         printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1859
1860         if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1861                 if (!APIC_XAPIC(ver)) {
1862                         v = apic_read(APIC_ARBPRI);
1863                         printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1864                                v & APIC_ARBPRI_MASK);
1865                 }
1866                 v = apic_read(APIC_PROCPRI);
1867                 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1868         }
1869
1870         /*
1871          * Remote read supported only in the 82489DX and local APIC for
1872          * Pentium processors.
1873          */
1874         if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1875                 v = apic_read(APIC_RRR);
1876                 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1877         }
1878
1879         v = apic_read(APIC_LDR);
1880         printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1881         if (!x2apic_enabled()) {
1882                 v = apic_read(APIC_DFR);
1883                 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1884         }
1885         v = apic_read(APIC_SPIV);
1886         printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1887
1888         printk(KERN_DEBUG "... APIC ISR field:\n");
1889         print_APIC_bitfield(APIC_ISR);
1890         printk(KERN_DEBUG "... APIC TMR field:\n");
1891         print_APIC_bitfield(APIC_TMR);
1892         printk(KERN_DEBUG "... APIC IRR field:\n");
1893         print_APIC_bitfield(APIC_IRR);
1894
1895         if (APIC_INTEGRATED(ver)) {             /* !82489DX */
1896                 if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
1897                         apic_write(APIC_ESR, 0);
1898
1899                 v = apic_read(APIC_ESR);
1900                 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1901         }
1902
1903         icr = apic_icr_read();
1904         printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1905         printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
1906
1907         v = apic_read(APIC_LVTT);
1908         printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1909
1910         if (maxlvt > 3) {                       /* PC is LVT#4. */
1911                 v = apic_read(APIC_LVTPC);
1912                 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1913         }
1914         v = apic_read(APIC_LVT0);
1915         printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1916         v = apic_read(APIC_LVT1);
1917         printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1918
1919         if (maxlvt > 2) {                       /* ERR is LVT#3. */
1920                 v = apic_read(APIC_LVTERR);
1921                 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1922         }
1923
1924         v = apic_read(APIC_TMICT);
1925         printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1926         v = apic_read(APIC_TMCCT);
1927         printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1928         v = apic_read(APIC_TDCR);
1929         printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1930         printk("\n");
1931 }
1932
1933 __apicdebuginit(void) print_all_local_APICs(void)
1934 {
1935         int cpu;
1936
1937         preempt_disable();
1938         for_each_online_cpu(cpu)
1939                 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1940         preempt_enable();
1941 }
1942
1943 __apicdebuginit(void) print_PIC(void)
1944 {
1945         unsigned int v;
1946         unsigned long flags;
1947
1948         if (apic_verbosity == APIC_QUIET)
1949                 return;
1950
1951         printk(KERN_DEBUG "\nprinting PIC contents\n");
1952
1953         spin_lock_irqsave(&i8259A_lock, flags);
1954
1955         v = inb(0xa1) << 8 | inb(0x21);
1956         printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);
1957
1958         v = inb(0xa0) << 8 | inb(0x20);
1959         printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);
1960
1961         outb(0x0b,0xa0);
1962         outb(0x0b,0x20);
1963         v = inb(0xa0) << 8 | inb(0x20);
1964         outb(0x0a,0xa0);
1965         outb(0x0a,0x20);
1966
1967         spin_unlock_irqrestore(&i8259A_lock, flags);
1968
1969         printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);
1970
1971         v = inb(0x4d1) << 8 | inb(0x4d0);
1972         printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1973 }
1974
1975 __apicdebuginit(int) print_all_ICs(void)
1976 {
1977         print_PIC();
1978         print_all_local_APICs();
1979         print_IO_APIC();
1980
1981         return 0;
1982 }
1983
1984 fs_initcall(print_all_ICs);
1985
1986
1987 /* Where if anywhere is the i8259 connect in external int mode */
1988 static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1989
1990 void __init enable_IO_APIC(void)
1991 {
1992         union IO_APIC_reg_01 reg_01;
1993         int i8259_apic, i8259_pin;
1994         int apic;
1995         unsigned long flags;
1996
1997         /*
1998          * The number of IO-APIC IRQ registers (== #pins):
1999          */
2000         for (apic = 0; apic < nr_ioapics; apic++) {
2001                 spin_lock_irqsave(&ioapic_lock, flags);
2002                 reg_01.raw = io_apic_read(apic, 1);
2003                 spin_unlock_irqrestore(&ioapic_lock, flags);
2004                 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
2005         }
2006         for(apic = 0; apic < nr_ioapics; apic++) {
2007                 int pin;
2008                 /* See if any of the pins is in ExtINT mode */
2009                 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
2010                         struct IO_APIC_route_entry entry;
2011                         entry = ioapic_read_entry(apic, pin);
2012
2013                         /* If the interrupt line is enabled and in ExtInt mode
2014                          * I have found the pin where the i8259 is connected.
2015                          */
2016                         if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
2017                                 ioapic_i8259.apic = apic;
2018                                 ioapic_i8259.pin  = pin;
2019                                 goto found_i8259;
2020                         }
2021                 }
2022         }
2023  found_i8259:
2024         /* Look to see what if the MP table has reported the ExtINT */
2025         /* If we could not find the appropriate pin by looking at the ioapic
2026          * the i8259 probably is not connected the ioapic but give the
2027          * mptable a chance anyway.
2028          */
2029         i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
2030         i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
2031         /* Trust the MP table if nothing is setup in the hardware */
2032         if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
2033                 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
2034                 ioapic_i8259.pin  = i8259_pin;
2035                 ioapic_i8259.apic = i8259_apic;
2036         }
2037         /* Complain if the MP table and the hardware disagree */
2038         if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
2039                 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
2040         {
2041                 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
2042         }
2043
2044         /*
2045          * Do not trust the IO-APIC being empty at bootup
2046          */
2047         clear_IO_APIC();
2048 }
2049
2050 /*
2051  * Not an __init, needed by the reboot code
2052  */
2053 void disable_IO_APIC(void)
2054 {
2055         /*
2056          * Clear the IO-APIC before rebooting:
2057          */
2058         clear_IO_APIC();
2059
2060         /*
2061          * If the i8259 is routed through an IOAPIC
2062          * Put that IOAPIC in virtual wire mode
2063          * so legacy interrupts can be delivered.
2064          *
2065          * With interrupt-remapping, for now we will use virtual wire A mode,
2066          * as virtual wire B is little complex (need to configure both
2067          * IOAPIC RTE aswell as interrupt-remapping table entry).
2068          * As this gets called during crash dump, keep this simple for now.
2069          */
2070         if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
2071                 struct IO_APIC_route_entry entry;
2072
2073                 memset(&entry, 0, sizeof(entry));
2074                 entry.mask            = 0; /* Enabled */
2075                 entry.trigger         = 0; /* Edge */
2076                 entry.irr             = 0;
2077                 entry.polarity        = 0; /* High */
2078                 entry.delivery_status = 0;
2079                 entry.dest_mode       = 0; /* Physical */
2080                 entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2081                 entry.vector          = 0;
2082                 entry.dest            = read_apic_id();
2083
2084                 /*
2085                  * Add it to the IO-APIC irq-routing table:
2086                  */
2087                 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2088         }
2089
2090         /*
2091          * Use virtual wire A mode when interrupt remapping is enabled.
2092          */
2093         disconnect_bsp_APIC(!intr_remapping_enabled && ioapic_i8259.pin != -1);
2094 }
2095
2096 #ifdef CONFIG_X86_32
2097 /*
2098  * function to set the IO-APIC physical IDs based on the
2099  * values stored in the MPC table.
2100  *
2101  * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
2102  */
2103
2104 static void __init setup_ioapic_ids_from_mpc(void)
2105 {
2106         union IO_APIC_reg_00 reg_00;
2107         physid_mask_t phys_id_present_map;
2108         int apic_id;
2109         int i;
2110         unsigned char old_id;
2111         unsigned long flags;
2112
2113         if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
2114                 return;
2115
2116         /*
2117          * Don't check I/O APIC IDs for xAPIC systems.  They have
2118          * no meaning without the serial APIC bus.
2119          */
2120         if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
2121                 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2122                 return;
2123         /*
2124          * This is broken; anything with a real cpu count has to
2125          * circumvent this idiocy regardless.
2126          */
2127         phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
2128
2129         /*
2130          * Set the IOAPIC ID to the value stored in the MPC table.
2131          */
2132         for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
2133
2134                 /* Read the register 0 value */
2135                 spin_lock_irqsave(&ioapic_lock, flags);
2136                 reg_00.raw = io_apic_read(apic_id, 0);
2137                 spin_unlock_irqrestore(&ioapic_lock, flags);
2138
2139                 old_id = mp_ioapics[apic_id].apicid;
2140
2141                 if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
2142                         printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2143                                 apic_id, mp_ioapics[apic_id].apicid);
2144                         printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2145                                 reg_00.bits.ID);
2146                         mp_ioapics[apic_id].apicid = reg_00.bits.ID;
2147                 }
2148
2149                 /*
2150                  * Sanity check, is the ID really free? Every APIC in a
2151                  * system must have a unique ID or we get lots of nice
2152                  * 'stuck on smp_invalidate_needed IPI wait' messages.
2153                  */
2154                 if (apic->check_apicid_used(phys_id_present_map,
2155                                         mp_ioapics[apic_id].apicid)) {
2156                         printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2157                                 apic_id, mp_ioapics[apic_id].apicid);
2158                         for (i = 0; i < get_physical_broadcast(); i++)
2159                                 if (!physid_isset(i, phys_id_present_map))
2160                                         break;
2161                         if (i >= get_physical_broadcast())
2162                                 panic("Max APIC ID exceeded!\n");
2163                         printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2164                                 i);
2165                         physid_set(i, phys_id_present_map);
2166                         mp_ioapics[apic_id].apicid = i;
2167                 } else {
2168                         physid_mask_t tmp;
2169                         tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
2170                         apic_printk(APIC_VERBOSE, "Setting %d in the "
2171                                         "phys_id_present_map\n",
2172                                         mp_ioapics[apic_id].apicid);
2173                         physids_or(phys_id_present_map, phys_id_present_map, tmp);
2174                 }
2175
2176
2177                 /*
2178                  * We need to adjust the IRQ routing table
2179                  * if the ID changed.
2180                  */
2181                 if (old_id != mp_ioapics[apic_id].apicid)
2182                         for (i = 0; i < mp_irq_entries; i++)
2183                                 if (mp_irqs[i].dstapic == old_id)
2184                                         mp_irqs[i].dstapic
2185                                                 = mp_ioapics[apic_id].apicid;
2186
2187                 /*
2188                  * Read the right value from the MPC table and
2189                  * write it into the ID register.
2190                  */
2191                 apic_printk(APIC_VERBOSE, KERN_INFO
2192                         "...changing IO-APIC physical APIC ID to %d ...",
2193                         mp_ioapics[apic_id].apicid);
2194
2195                 reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2196                 spin_lock_irqsave(&ioapic_lock, flags);
2197                 io_apic_write(apic_id, 0, reg_00.raw);
2198                 spin_unlock_irqrestore(&ioapic_lock, flags);
2199
2200                 /*
2201                  * Sanity check
2202                  */
2203                 spin_lock_irqsave(&ioapic_lock, flags);
2204                 reg_00.raw = io_apic_read(apic_id, 0);
2205                 spin_unlock_irqrestore(&ioapic_lock, flags);
2206                 if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
2207                         printk("could not set ID!\n");
2208                 else
2209                         apic_printk(APIC_VERBOSE, " ok.\n");
2210         }
2211 }
2212 #endif
2213
2214 int no_timer_check __initdata;
2215
2216 static int __init notimercheck(char *s)
2217 {
2218         no_timer_check = 1;
2219         return 1;
2220 }
2221 __setup("no_timer_check", notimercheck);
2222
2223 /*
2224  * There is a nasty bug in some older SMP boards, their mptable lies
2225  * about the timer IRQ. We do the following to work around the situation:
2226  *
2227  *      - timer IRQ defaults to IO-APIC IRQ
2228  *      - if this function detects that timer IRQs are defunct, then we fall
2229  *        back to ISA timer IRQs
2230  */
2231 static int __init timer_irq_works(void)
2232 {
2233         unsigned long t1 = jiffies;
2234         unsigned long flags;
2235
2236         if (no_timer_check)
2237                 return 1;
2238
2239         local_save_flags(flags);
2240         local_irq_enable();
2241         /* Let ten ticks pass... */
2242         mdelay((10 * 1000) / HZ);
2243         local_irq_restore(flags);
2244
2245         /*
2246          * Expect a few ticks at least, to be sure some possible
2247          * glue logic does not lock up after one or two first
2248          * ticks in a non-ExtINT mode.  Also the local APIC
2249          * might have cached one ExtINT interrupt.  Finally, at
2250          * least one tick may be lost due to delays.
2251          */
2252
2253         /* jiffies wrap? */
2254         if (time_after(jiffies, t1 + 4))
2255                 return 1;
2256         return 0;
2257 }
2258
2259 /*
2260  * In the SMP+IOAPIC case it might happen that there are an unspecified
2261  * number of pending IRQ events unhandled. These cases are very rare,
2262  * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2263  * better to do it this way as thus we do not have to be aware of
2264  * 'pending' interrupts in the IRQ path, except at this point.
2265  */
2266 /*
2267  * Edge triggered needs to resend any interrupt
2268  * that was delayed but this is now handled in the device
2269  * independent code.
2270  */
2271
2272 /*
2273  * Starting up a edge-triggered IO-APIC interrupt is
2274  * nasty - we need to make sure that we get the edge.
2275  * If it is already asserted for some reason, we need
2276  * return 1 to indicate that is was pending.
2277  *
2278  * This is not complete - we should be able to fake
2279  * an edge even if it isn't on the 8259A...
2280  */
2281
2282 static unsigned int startup_ioapic_irq(unsigned int irq)
2283 {
2284         int was_pending = 0;
2285         unsigned long flags;
2286         struct irq_cfg *cfg;
2287
2288         spin_lock_irqsave(&ioapic_lock, flags);
2289         if (irq < NR_IRQS_LEGACY) {
2290                 disable_8259A_irq(irq);
2291                 if (i8259A_irq_pending(irq))
2292                         was_pending = 1;
2293         }
2294         cfg = irq_cfg(irq);
2295         __unmask_IO_APIC_irq(cfg);
2296         spin_unlock_irqrestore(&ioapic_lock, flags);
2297
2298         return was_pending;
2299 }
2300
2301 #ifdef CONFIG_X86_64
2302 static int ioapic_retrigger_irq(unsigned int irq)
2303 {
2304
2305         struct irq_cfg *cfg = irq_cfg(irq);
2306         unsigned long flags;
2307
2308         spin_lock_irqsave(&vector_lock, flags);
2309         apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2310         spin_unlock_irqrestore(&vector_lock, flags);
2311
2312         return 1;
2313 }
2314 #else
2315 static int ioapic_retrigger_irq(unsigned int irq)
2316 {
2317         apic->send_IPI_self(irq_cfg(irq)->vector);
2318
2319         return 1;
2320 }
2321 #endif
2322
2323 /*
2324  * Level and edge triggered IO-APIC interrupts need different handling,
2325  * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2326  * handled with the level-triggered descriptor, but that one has slightly
2327  * more overhead. Level-triggered interrupts cannot be handled with the
2328  * edge-triggered handler, without risking IRQ storms and other ugly
2329  * races.
2330  */
2331
2332 #ifdef CONFIG_SMP
2333
2334 #ifdef CONFIG_INTR_REMAP
2335
2336 /*
2337  * Migrate the IO-APIC irq in the presence of intr-remapping.
2338  *
2339  * For both level and edge triggered, irq migration is a simple atomic
2340  * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2341  *
2342  * For level triggered, we eliminate the io-apic RTE modification (with the
2343  * updated vector information), by using a virtual vector (io-apic pin number).
2344  * Real vector that is used for interrupting cpu will be coming from
2345  * the interrupt-remapping table entry.
2346  */
2347 static void
2348 migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2349 {
2350         struct irq_cfg *cfg;
2351         struct irte irte;
2352         unsigned int dest;
2353         unsigned int irq;
2354
2355         if (!cpumask_intersects(mask, cpu_online_mask))
2356                 return;
2357
2358         irq = desc->irq;
2359         if (get_irte(irq, &irte))
2360                 return;
2361
2362         cfg = desc->chip_data;
2363         if (assign_irq_vector(irq, cfg, mask))
2364                 return;
2365
2366         set_extra_move_desc(desc, mask);
2367
2368         dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2369
2370         irte.vector = cfg->vector;
2371         irte.dest_id = IRTE_DEST(dest);
2372
2373         /*
2374          * Modified the IRTE and flushes the Interrupt entry cache.
2375          */
2376         modify_irte(irq, &irte);
2377
2378         if (cfg->move_in_progress)
2379                 send_cleanup_vector(cfg);
2380
2381         cpumask_copy(desc->affinity, mask);
2382 }
2383
2384 /*
2385  * Migrates the IRQ destination in the process context.
2386  */
2387 static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2388                                             const struct cpumask *mask)
2389 {
2390         migrate_ioapic_irq_desc(desc, mask);
2391 }
2392 static void set_ir_ioapic_affinity_irq(unsigned int irq,
2393                                        const struct cpumask *mask)
2394 {
2395         struct irq_desc *desc = irq_to_desc(irq);
2396
2397         set_ir_ioapic_affinity_irq_desc(desc, mask);
2398 }
2399 #else
2400 static inline void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2401                                                    const struct cpumask *mask)
2402 {
2403 }
2404 #endif
2405
2406 asmlinkage void smp_irq_move_cleanup_interrupt(void)
2407 {
2408         unsigned vector, me;
2409
2410         ack_APIC_irq();
2411         exit_idle();
2412         irq_enter();
2413
2414         me = smp_processor_id();
2415         for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2416                 unsigned int irq;
2417                 unsigned int irr;
2418                 struct irq_desc *desc;
2419                 struct irq_cfg *cfg;
2420                 irq = __get_cpu_var(vector_irq)[vector];
2421
2422                 if (irq == -1)
2423                         continue;
2424
2425                 desc = irq_to_desc(irq);
2426                 if (!desc)
2427                         continue;
2428
2429                 cfg = irq_cfg(irq);
2430                 spin_lock(&desc->lock);
2431                 if (!cfg->move_cleanup_count)
2432                         goto unlock;
2433
2434                 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2435                         goto unlock;
2436
2437                 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
2438                 /*
2439                  * Check if the vector that needs to be cleanedup is
2440                  * registered at the cpu's IRR. If so, then this is not
2441                  * the best time to clean it up. Lets clean it up in the
2442                  * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
2443                  * to myself.
2444                  */
2445                 if (irr  & (1 << (vector % 32))) {
2446                         apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
2447                         goto unlock;
2448                 }
2449                 __get_cpu_var(vector_irq)[vector] = -1;
2450                 cfg->move_cleanup_count--;
2451 unlock:
2452                 spin_unlock(&desc->lock);
2453         }
2454
2455         irq_exit();
2456 }
2457
2458 static void irq_complete_move(struct irq_desc **descp)
2459 {
2460         struct irq_desc *desc = *descp;
2461         struct irq_cfg *cfg = desc->chip_data;
2462         unsigned vector, me;
2463
2464         if (likely(!cfg->move_in_progress)) {
2465 #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
2466                 if (likely(!cfg->move_desc_pending))
2467                         return;
2468
2469                 /* domain has not changed, but affinity did */
2470                 me = smp_processor_id();
2471                 if (cpumask_test_cpu(me, desc->affinity)) {
2472                         *descp = desc = move_irq_desc(desc, me);
2473                         /* get the new one */
2474                         cfg = desc->chip_data;
2475                         cfg->move_desc_pending = 0;
2476                 }
2477 #endif
2478                 return;
2479         }
2480
2481         vector = ~get_irq_regs()->orig_ax;
2482         me = smp_processor_id();
2483
2484         if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain)) {
2485 #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
2486                 *descp = desc = move_irq_desc(desc, me);
2487                 /* get the new one */
2488                 cfg = desc->chip_data;
2489 #endif
2490                 send_cleanup_vector(cfg);
2491         }
2492 }
2493 #else
2494 static inline void irq_complete_move(struct irq_desc **descp) {}
2495 #endif
2496
2497 #ifdef CONFIG_INTR_REMAP
2498 static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2499 {
2500         int apic, pin;
2501         struct irq_pin_list *entry;
2502
2503         entry = cfg->irq_2_pin;
2504         for (;;) {
2505
2506                 if (!entry)
2507                         break;
2508
2509                 apic = entry->apic;
2510                 pin = entry->pin;
2511                 io_apic_eoi(apic, pin);
2512                 entry = entry->next;
2513         }
2514 }
2515
2516 static void
2517 eoi_ioapic_irq(struct irq_desc *desc)
2518 {
2519         struct irq_cfg *cfg;
2520         unsigned long flags;
2521         unsigned int irq;
2522
2523         irq = desc->irq;
2524         cfg = desc->chip_data;
2525
2526         spin_lock_irqsave(&ioapic_lock, flags);
2527         __eoi_ioapic_irq(irq, cfg);
2528         spin_unlock_irqrestore(&ioapic_lock, flags);
2529 }
2530
2531 static void ack_x2apic_level(unsigned int irq)
2532 {
2533         struct irq_desc *desc = irq_to_desc(irq);
2534         ack_x2APIC_irq();
2535         eoi_ioapic_irq(desc);
2536 }
2537
2538 static void ack_x2apic_edge(unsigned int irq)
2539 {
2540         ack_x2APIC_irq();
2541 }
2542
2543 #endif
2544
2545 static void ack_apic_edge(unsigned int irq)
2546 {
2547         struct irq_desc *desc = irq_to_desc(irq);
2548
2549         irq_complete_move(&desc);
2550         move_native_irq(irq);
2551         ack_APIC_irq();
2552 }
2553
2554 atomic_t irq_mis_count;
2555
2556 static void ack_apic_level(unsigned int irq)
2557 {
2558         struct irq_desc *desc = irq_to_desc(irq);
2559
2560 #ifdef CONFIG_X86_32
2561         unsigned long v;
2562         int i;
2563 #endif
2564         struct irq_cfg *cfg;
2565         int do_unmask_irq = 0;
2566
2567         irq_complete_move(&desc);
2568 #ifdef CONFIG_GENERIC_PENDING_IRQ
2569         /* If we are moving the irq we need to mask it */
2570         if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2571                 do_unmask_irq = 1;
2572                 mask_IO_APIC_irq_desc(desc);
2573         }
2574 #endif
2575
2576 #ifdef CONFIG_X86_32
2577         /*
2578         * It appears there is an erratum which affects at least version 0x11
2579         * of I/O APIC (that's the 82093AA and cores integrated into various
2580         * chipsets).  Under certain conditions a level-triggered interrupt is
2581         * erroneously delivered as edge-triggered one but the respective IRR
2582         * bit gets set nevertheless.  As a result the I/O unit expects an EOI
2583         * message but it will never arrive and further interrupts are blocked
2584         * from the source.  The exact reason is so far unknown, but the
2585         * phenomenon was observed when two consecutive interrupt requests
2586         * from a given source get delivered to the same CPU and the source is
2587         * temporarily disabled in between.
2588         *
2589         * A workaround is to simulate an EOI message manually.  We achieve it
2590         * by setting the trigger mode to edge and then to level when the edge
2591         * trigger mode gets detected in the TMR of a local APIC for a
2592         * level-triggered interrupt.  We mask the source for the time of the
2593         * operation to prevent an edge-triggered interrupt escaping meanwhile.
2594         * The idea is from Manfred Spraul.  --macro
2595         */
2596         cfg = desc->chip_data;
2597         i = cfg->vector;
2598
2599         v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2600 #endif
2601
2602         /*
2603          * We must acknowledge the irq before we move it or the acknowledge will
2604          * not propagate properly.
2605          */
2606         ack_APIC_irq();
2607
2608         /* Now we can move and renable the irq */
2609         if (unlikely(do_unmask_irq)) {
2610                 /* Only migrate the irq if the ack has been received.
2611                  *
2612                  * On rare occasions the broadcast level triggered ack gets
2613                  * delayed going to ioapics, and if we reprogram the
2614                  * vector while Remote IRR is still set the irq will never
2615                  * fire again.
2616                  *
2617                  * To prevent this scenario we read the Remote IRR bit
2618                  * of the ioapic.  This has two effects.
2619                  * - On any sane system the read of the ioapic will
2620                  *   flush writes (and acks) going to the ioapic from
2621                  *   this cpu.
2622                  * - We get to see if the ACK has actually been delivered.
2623                  *
2624                  * Based on failed experiments of reprogramming the
2625                  * ioapic entry from outside of irq context starting
2626                  * with masking the ioapic entry and then polling until
2627                  * Remote IRR was clear before reprogramming the
2628                  * ioapic I don't trust the Remote IRR bit to be
2629                  * completey accurate.
2630                  *
2631                  * However there appears to be no other way to plug
2632                  * this race, so if the Remote IRR bit is not
2633                  * accurate and is causing problems then it is a hardware bug
2634                  * and you can go talk to the chipset vendor about it.
2635                  */
2636                 cfg = desc->chip_data;
2637                 if (!io_apic_level_ack_pending(cfg))
2638                         move_masked_irq(irq);
2639                 unmask_IO_APIC_irq_desc(desc);
2640         }
2641
2642 #ifdef CONFIG_X86_32
2643         if (!(v & (1 << (i & 0x1f)))) {
2644                 atomic_inc(&irq_mis_count);
2645                 spin_lock(&ioapic_lock);
2646                 __mask_and_edge_IO_APIC_irq(cfg);
2647                 __unmask_and_level_IO_APIC_irq(cfg);
2648                 spin_unlock(&ioapic_lock);
2649         }
2650 #endif
2651 }
2652
2653 static struct irq_chip ioapic_chip __read_mostly = {
2654         .name           = "IO-APIC",
2655         .startup        = startup_ioapic_irq,
2656         .mask           = mask_IO_APIC_irq,
2657         .unmask         = unmask_IO_APIC_irq,
2658         .ack            = ack_apic_edge,
2659         .eoi            = ack_apic_level,
2660 #ifdef CONFIG_SMP
2661         .set_affinity   = set_ioapic_affinity_irq,
2662 #endif
2663         .retrigger      = ioapic_retrigger_irq,
2664 };
2665
2666 #ifdef CONFIG_INTR_REMAP
2667 static struct irq_chip ir_ioapic_chip __read_mostly = {
2668         .name           = "IR-IO-APIC",
2669         .startup        = startup_ioapic_irq,
2670         .mask           = mask_IO_APIC_irq,
2671         .unmask         = unmask_IO_APIC_irq,
2672         .ack            = ack_x2apic_edge,
2673         .eoi            = ack_x2apic_level,
2674 #ifdef CONFIG_SMP
2675         .set_affinity   = set_ir_ioapic_affinity_irq,
2676 #endif
2677         .retrigger      = ioapic_retrigger_irq,
2678 };
2679 #endif
2680
2681 static inline void init_IO_APIC_traps(void)
2682 {
2683         int irq;
2684         struct irq_desc *desc;
2685         struct irq_cfg *cfg;
2686
2687         /*
2688          * NOTE! The local APIC isn't very good at handling
2689          * multiple interrupts at the same interrupt level.
2690          * As the interrupt level is determined by taking the
2691          * vector number and shifting that right by 4, we
2692          * want to spread these out a bit so that they don't
2693          * all fall in the same interrupt level.
2694          *
2695          * Also, we've got to be careful not to trash gate
2696          * 0x80, because int 0x80 is hm, kind of importantish. ;)
2697          */
2698         for_each_irq_desc(irq, desc) {
2699                 cfg = desc->chip_data;
2700                 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
2701                         /*
2702                          * Hmm.. We don't have an entry for this,
2703                          * so default to an old-fashioned 8259
2704                          * interrupt if we can..
2705                          */
2706                         if (irq < NR_IRQS_LEGACY)
2707                                 make_8259A_irq(irq);
2708                         else
2709                                 /* Strange. Oh, well.. */
2710                                 desc->chip = &no_irq_chip;
2711                 }
2712         }
2713 }
2714
2715 /*
2716  * The local APIC irq-chip implementation:
2717  */
2718
2719 static void mask_lapic_irq(unsigned int irq)
2720 {
2721         unsigned long v;
2722
2723         v = apic_read(APIC_LVT0);
2724         apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
2725 }
2726
2727 static void unmask_lapic_irq(unsigned int irq)
2728 {
2729         unsigned long v;
2730
2731         v = apic_read(APIC_LVT0);
2732         apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2733 }
2734
2735 static void ack_lapic_irq(unsigned int irq)
2736 {
2737         ack_APIC_irq();
2738 }
2739
2740 static struct irq_chip lapic_chip __read_mostly = {
2741         .name           = "local-APIC",
2742         .mask           = mask_lapic_irq,
2743         .unmask         = unmask_lapic_irq,
2744         .ack            = ack_lapic_irq,
2745 };
2746
2747 static void lapic_register_intr(int irq, struct irq_desc *desc)
2748 {
2749         desc->status &= ~IRQ_LEVEL;
2750         set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2751                                       "edge");
2752 }
2753
2754 static void __init setup_nmi(void)
2755 {
2756         /*
2757          * Dirty trick to enable the NMI watchdog ...
2758          * We put the 8259A master into AEOI mode and
2759          * unmask on all local APICs LVT0 as NMI.
2760          *
2761          * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2762          * is from Maciej W. Rozycki - so we do not have to EOI from
2763          * the NMI handler or the timer interrupt.
2764          */
2765         apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2766
2767         enable_NMI_through_LVT0();
2768
2769         apic_printk(APIC_VERBOSE, " done.\n");
2770 }
2771
2772 /*
2773  * This looks a bit hackish but it's about the only one way of sending
2774  * a few INTA cycles to 8259As and any associated glue logic.  ICR does
2775  * not support the ExtINT mode, unfortunately.  We need to send these
2776  * cycles as some i82489DX-based boards have glue logic that keeps the
2777  * 8259A interrupt line asserted until INTA.  --macro
2778  */
2779 static inline void __init unlock_ExtINT_logic(void)
2780 {
2781         int apic, pin, i;
2782         struct IO_APIC_route_entry entry0, entry1;
2783         unsigned char save_control, save_freq_select;
2784
2785         pin  = find_isa_irq_pin(8, mp_INT);
2786         if (pin == -1) {
2787                 WARN_ON_ONCE(1);
2788                 return;
2789         }
2790         apic = find_isa_irq_apic(8, mp_INT);
2791         if (apic == -1) {
2792                 WARN_ON_ONCE(1);
2793                 return;
2794         }
2795
2796         entry0 = ioapic_read_entry(apic, pin);
2797         clear_IO_APIC_pin(apic, pin);
2798
2799         memset(&entry1, 0, sizeof(entry1));
2800
2801         entry1.dest_mode = 0;                   /* physical delivery */
2802         entry1.mask = 0;                        /* unmask IRQ now */
2803         entry1.dest = hard_smp_processor_id();
2804         entry1.delivery_mode = dest_ExtINT;
2805         entry1.polarity = entry0.polarity;
2806         entry1.trigger = 0;
2807         entry1.vector = 0;
2808
2809         ioapic_write_entry(apic, pin, entry1);
2810
2811         save_control = CMOS_READ(RTC_CONTROL);
2812         save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2813         CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2814                    RTC_FREQ_SELECT);
2815         CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2816
2817         i = 100;
2818         while (i-- > 0) {
2819                 mdelay(10);
2820                 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2821                         i -= 10;
2822         }
2823
2824         CMOS_WRITE(save_control, RTC_CONTROL);
2825         CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2826         clear_IO_APIC_pin(apic, pin);
2827
2828         ioapic_write_entry(apic, pin, entry0);
2829 }
2830
2831 static int disable_timer_pin_1 __initdata;
2832 /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2833 static int __init disable_timer_pin_setup(char *arg)
2834 {
2835         disable_timer_pin_1 = 1;
2836         return 0;
2837 }
2838 early_param("disable_timer_pin_1", disable_timer_pin_setup);
2839
2840 int timer_through_8259 __initdata;
2841
2842 /*
2843  * This code may look a bit paranoid, but it's supposed to cooperate with
2844  * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
2845  * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
2846  * fanatically on his truly buggy board.
2847  *
2848  * FIXME: really need to revamp this for all platforms.
2849  */
2850 static inline void __init check_timer(void)
2851 {
2852         struct irq_desc *desc = irq_to_desc(0);
2853         struct irq_cfg *cfg = desc->chip_data;
2854         int cpu = boot_cpu_id;
2855         int apic1, pin1, apic2, pin2;
2856         unsigned long flags;
2857         int no_pin1 = 0;
2858
2859         local_irq_save(flags);
2860
2861         /*
2862          * get/set the timer IRQ vector:
2863          */
2864         disable_8259A_irq(0);
2865         assign_irq_vector(0, cfg, apic->target_cpus());
2866
2867         /*
2868          * As IRQ0 is to be enabled in the 8259A, the virtual
2869          * wire has to be disabled in the local APIC.  Also
2870          * timer interrupts need to be acknowledged manually in
2871          * the 8259A for the i82489DX when using the NMI
2872          * watchdog as that APIC treats NMIs as level-triggered.
2873          * The AEOI mode will finish them in the 8259A
2874          * automatically.
2875          */
2876         apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2877         init_8259A(1);
2878 #ifdef CONFIG_X86_32
2879         {
2880                 unsigned int ver;
2881
2882                 ver = apic_read(APIC_LVR);
2883                 ver = GET_APIC_VERSION(ver);
2884                 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2885         }
2886 #endif
2887
2888         pin1  = find_isa_irq_pin(0, mp_INT);
2889         apic1 = find_isa_irq_apic(0, mp_INT);
2890         pin2  = ioapic_i8259.pin;
2891         apic2 = ioapic_i8259.apic;
2892
2893         apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2894                     "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2895                     cfg->vector, apic1, pin1, apic2, pin2);
2896
2897         /*
2898          * Some BIOS writers are clueless and report the ExtINTA
2899          * I/O APIC input from the cascaded 8259A as the timer
2900          * interrupt input.  So just in case, if only one pin
2901          * was found above, try it both directly and through the
2902          * 8259A.
2903          */
2904         if (pin1 == -1) {
2905                 if (intr_remapping_enabled)
2906                         panic("BIOS bug: timer not connected to IO-APIC");
2907                 pin1 = pin2;
2908                 apic1 = apic2;
2909                 no_pin1 = 1;
2910         } else if (pin2 == -1) {
2911                 pin2 = pin1;
2912                 apic2 = apic1;
2913         }
2914
2915         if (pin1 != -1) {
2916                 /*
2917                  * Ok, does IRQ0 through the IOAPIC work?
2918                  */
2919                 if (no_pin1) {
2920                         add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
2921                         setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
2922                 } else {
2923                         /* for edge trigger, setup_IO_APIC_irq already
2924                          * leave it unmasked.
2925                          * so only need to unmask if it is level-trigger
2926                          * do we really have level trigger timer?
2927                          */
2928                         int idx;
2929                         idx = find_irq_entry(apic1, pin1, mp_INT);
2930                         if (idx != -1 && irq_trigger(idx))
2931                                 unmask_IO_APIC_irq_desc(desc);
2932                 }
2933                 if (timer_irq_works()) {
2934                         if (nmi_watchdog == NMI_IO_APIC) {
2935                                 setup_nmi();
2936                                 enable_8259A_irq(0);
2937                         }
2938                         if (disable_timer_pin_1 > 0)
2939                                 clear_IO_APIC_pin(0, pin1);
2940                         goto out;
2941                 }
2942                 if (intr_remapping_enabled)
2943                         panic("timer doesn't work through Interrupt-remapped IO-APIC");
2944                 local_irq_disable();
2945                 clear_IO_APIC_pin(apic1, pin1);
2946                 if (!no_pin1)
2947                         apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2948                                     "8254 timer not connected to IO-APIC\n");
2949
2950                 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2951                             "(IRQ0) through the 8259A ...\n");
2952                 apic_printk(APIC_QUIET, KERN_INFO
2953                             "..... (found apic %d pin %d) ...\n", apic2, pin2);
2954                 /*
2955                  * legacy devices should be connected to IO APIC #0
2956                  */
2957                 replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
2958                 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2959                 enable_8259A_irq(0);
2960                 if (timer_irq_works()) {
2961                         apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2962                         timer_through_8259 = 1;
2963                         if (nmi_watchdog == NMI_IO_APIC) {
2964                                 disable_8259A_irq(0);
2965                                 setup_nmi();
2966                                 enable_8259A_irq(0);
2967                         }
2968                         goto out;
2969                 }
2970                 /*
2971                  * Cleanup, just in case ...
2972                  */
2973                 local_irq_disable();
2974                 disable_8259A_irq(0);
2975                 clear_IO_APIC_pin(apic2, pin2);
2976                 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
2977         }
2978
2979         if (nmi_watchdog == NMI_IO_APIC) {
2980                 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
2981                             "through the IO-APIC - disabling NMI Watchdog!\n");
2982                 nmi_watchdog = NMI_NONE;
2983         }
2984 #ifdef CONFIG_X86_32
2985         timer_ack = 0;
2986 #endif
2987
2988         apic_printk(APIC_QUIET, KERN_INFO
2989                     "...trying to set up timer as Virtual Wire IRQ...\n");
2990
2991         lapic_register_intr(0, desc);
2992         apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);     /* Fixed mode */
2993         enable_8259A_irq(0);
2994
2995         if (timer_irq_works()) {
2996                 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2997                 goto out;
2998         }
2999         local_irq_disable();
3000         disable_8259A_irq(0);
3001         apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3002         apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
3003
3004         apic_printk(APIC_QUIET, KERN_INFO
3005                     "...trying to set up timer as ExtINT IRQ...\n");
3006
3007         init_8259A(0);
3008         make_8259A_irq(0);
3009         apic_write(APIC_LVT0, APIC_DM_EXTINT);
3010
3011         unlock_ExtINT_logic();
3012
3013         if (timer_irq_works()) {
3014                 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3015                 goto out;
3016         }
3017         local_irq_disable();
3018         apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
3019         panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3020                 "report.  Then try booting with the 'noapic' option.\n");
3021 out:
3022         local_irq_restore(flags);
3023 }
3024
3025 /*
3026  * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
3027  * to devices.  However there may be an I/O APIC pin available for
3028  * this interrupt regardless.  The pin may be left unconnected, but
3029  * typically it will be reused as an ExtINT cascade interrupt for
3030  * the master 8259A.  In the MPS case such a pin will normally be
3031  * reported as an ExtINT interrupt in the MP table.  With ACPI
3032  * there is no provision for ExtINT interrupts, and in the absence
3033  * of an override it would be treated as an ordinary ISA I/O APIC
3034  * interrupt, that is edge-triggered and unmasked by default.  We
3035  * used to do this, but it caused problems on some systems because
3036  * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
3037  * the same ExtINT cascade interrupt to drive the local APIC of the
3038  * bootstrap processor.  Therefore we refrain from routing IRQ2 to
3039  * the I/O APIC in all cases now.  No actual device should request
3040  * it anyway.  --macro
3041  */
3042 #define PIC_IRQS        (1 << PIC_CASCADE_IR)
3043
3044 void __init setup_IO_APIC(void)
3045 {
3046
3047         /*
3048          * calling enable_IO_APIC() is moved to setup_local_APIC for BP
3049          */
3050
3051         io_apic_irqs = ~PIC_IRQS;
3052
3053         apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
3054         /*
3055          * Set up IO-APIC IRQ routing.
3056          */
3057 #ifdef CONFIG_X86_32
3058         if (!acpi_ioapic)
3059                 setup_ioapic_ids_from_mpc();
3060 #endif
3061         sync_Arb_IDs();
3062         setup_IO_APIC_irqs();
3063         init_IO_APIC_traps();
3064         check_timer();
3065 }
3066
3067 /*
3068  *      Called after all the initialization is done. If we didnt find any
3069  *      APIC bugs then we can allow the modify fast path
3070  */
3071
3072 static int __init io_apic_bug_finalize(void)
3073 {
3074         if (sis_apic_bug == -1)
3075                 sis_apic_bug = 0;
3076         return 0;
3077 }
3078
3079 late_initcall(io_apic_bug_finalize);
3080
3081 struct sysfs_ioapic_data {
3082         struct sys_device dev;
3083         struct IO_APIC_route_entry entry[0];
3084 };
3085 static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
3086
3087 static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
3088 {
3089         struct IO_APIC_route_entry *entry;
3090         struct sysfs_ioapic_data *data;
3091         int i;
3092
3093         data = container_of(dev, struct sysfs_ioapic_data, dev);
3094         entry = data->entry;
3095         for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
3096                 *entry = ioapic_read_entry(dev->id, i);
3097
3098         return 0;
3099 }
3100
3101 static int ioapic_resume(struct sys_device *dev)
3102 {
3103         struct IO_APIC_route_entry *entry;
3104         struct sysfs_ioapic_data *data;
3105         unsigned long flags;
3106         union IO_APIC_reg_00 reg_00;
3107         int i;
3108
3109         data = container_of(dev, struct sysfs_ioapic_data, dev);
3110         entry = data->entry;
3111
3112         spin_lock_irqsave(&ioapic_lock, flags);
3113         reg_00.raw = io_apic_read(dev->id, 0);
3114         if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
3115                 reg_00.bits.ID = mp_ioapics[dev->id].apicid;
3116                 io_apic_write(dev->id, 0, reg_00.raw);
3117         }
3118         spin_unlock_irqrestore(&ioapic_lock, flags);
3119         for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3120                 ioapic_write_entry(dev->id, i, entry[i]);
3121
3122         return 0;
3123 }
3124
3125 static struct sysdev_class ioapic_sysdev_class = {
3126         .name = "ioapic",
3127         .suspend = ioapic_suspend,
3128         .resume = ioapic_resume,
3129 };
3130
3131 static int __init ioapic_init_sysfs(void)
3132 {
3133         struct sys_device * dev;
3134         int i, size, error;
3135
3136         error = sysdev_class_register(&ioapic_sysdev_class);
3137         if (error)
3138                 return error;
3139
3140         for (i = 0; i < nr_ioapics; i++ ) {
3141                 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
3142                         * sizeof(struct IO_APIC_route_entry);
3143                 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
3144                 if (!mp_ioapic_data[i]) {
3145                         printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3146                         continue;
3147                 }
3148                 dev = &mp_ioapic_data[i]->dev;
3149                 dev->id = i;
3150                 dev->cls = &ioapic_sysdev_class;
3151                 error = sysdev_register(dev);
3152                 if (error) {
3153                         kfree(mp_ioapic_data[i]);
3154                         mp_ioapic_data[i] = NULL;
3155                         printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3156                         continue;
3157                 }
3158         }
3159
3160         return 0;
3161 }
3162
3163 device_initcall(ioapic_init_sysfs);
3164
3165 static int nr_irqs_gsi = NR_IRQS_LEGACY;
3166 /*
3167  * Dynamic irq allocate and deallocation
3168  */
3169 unsigned int create_irq_nr(unsigned int irq_want)
3170 {
3171         /* Allocate an unused irq */
3172         unsigned int irq;
3173         unsigned int new;
3174         unsigned long flags;
3175         struct irq_cfg *cfg_new = NULL;
3176         int cpu = boot_cpu_id;
3177         struct irq_desc *desc_new = NULL;
3178
3179         irq = 0;
3180         if (irq_want < nr_irqs_gsi)
3181                 irq_want = nr_irqs_gsi;
3182
3183         spin_lock_irqsave(&vector_lock, flags);
3184         for (new = irq_want; new < nr_irqs; new++) {
3185                 desc_new = irq_to_desc_alloc_cpu(new, cpu);
3186                 if (!desc_new) {
3187                         printk(KERN_INFO "can not get irq_desc for %d\n", new);
3188                         continue;
3189                 }
3190                 cfg_new = desc_new->chip_data;
3191
3192                 if (cfg_new->vector != 0)
3193                         continue;
3194                 if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3195                         irq = new;
3196                 break;
3197         }
3198         spin_unlock_irqrestore(&vector_lock, flags);
3199
3200         if (irq > 0) {
3201                 dynamic_irq_init(irq);
3202                 /* restore it, in case dynamic_irq_init clear it */
3203                 if (desc_new)
3204                         desc_new->chip_data = cfg_new;
3205         }
3206         return irq;
3207 }
3208
3209 int create_irq(void)
3210 {
3211         unsigned int irq_want;
3212         int irq;
3213
3214         irq_want = nr_irqs_gsi;
3215         irq = create_irq_nr(irq_want);
3216
3217         if (irq == 0)
3218                 irq = -1;
3219
3220         return irq;
3221 }
3222
3223 void destroy_irq(unsigned int irq)
3224 {
3225         unsigned long flags;
3226         struct irq_cfg *cfg;
3227         struct irq_desc *desc;
3228
3229         /* store it, in case dynamic_irq_cleanup clear it */
3230         desc = irq_to_desc(irq);
3231         cfg = desc->chip_data;
3232         dynamic_irq_cleanup(irq);
3233         /* connect back irq_cfg */
3234         if (desc)
3235                 desc->chip_data = cfg;
3236
3237         free_irte(irq);
3238         spin_lock_irqsave(&vector_lock, flags);
3239         __clear_irq_vector(irq, cfg);
3240         spin_unlock_irqrestore(&vector_lock, flags);
3241 }
3242
3243 /*
3244  * MSI message composition
3245  */
3246 #ifdef CONFIG_PCI_MSI
3247 static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3248 {
3249         struct irq_cfg *cfg;
3250         int err;
3251         unsigned dest;
3252
3253         if (disable_apic)
3254                 return -ENXIO;
3255
3256         cfg = irq_cfg(irq);
3257         err = assign_irq_vector(irq, cfg, apic->target_cpus());
3258         if (err)
3259                 return err;
3260
3261         dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3262
3263         if (irq_remapped(irq)) {
3264                 struct irte irte;
3265                 int ir_index;
3266                 u16 sub_handle;
3267
3268                 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
3269                 BUG_ON(ir_index == -1);
3270
3271                 memset (&irte, 0, sizeof(irte));
3272
3273                 irte.present = 1;
3274                 irte.dst_mode = apic->irq_dest_mode;
3275                 irte.trigger_mode = 0; /* edge */
3276                 irte.dlvry_mode = apic->irq_delivery_mode;
3277                 irte.vector = cfg->vector;
3278                 irte.dest_id = IRTE_DEST(dest);
3279
3280                 modify_irte(irq, &irte);
3281
3282                 msg->address_hi = MSI_ADDR_BASE_HI;
3283                 msg->data = sub_handle;
3284                 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
3285                                   MSI_ADDR_IR_SHV |
3286                                   MSI_ADDR_IR_INDEX1(ir_index) |
3287                                   MSI_ADDR_IR_INDEX2(ir_index);
3288         } else {
3289                 if (x2apic_enabled())
3290                         msg->address_hi = MSI_ADDR_BASE_HI |
3291                                           MSI_ADDR_EXT_DEST_ID(dest);
3292                 else
3293                         msg->address_hi = MSI_ADDR_BASE_HI;
3294
3295                 msg->address_lo =
3296                         MSI_ADDR_BASE_LO |
3297                         ((apic->irq_dest_mode == 0) ?
3298                                 MSI_ADDR_DEST_MODE_PHYSICAL:
3299                                 MSI_ADDR_DEST_MODE_LOGICAL) |
3300                         ((apic->irq_delivery_mode != dest_LowestPrio) ?
3301                                 MSI_ADDR_REDIRECTION_CPU:
3302                                 MSI_ADDR_REDIRECTION_LOWPRI) |
3303                         MSI_ADDR_DEST_ID(dest);
3304
3305                 msg->data =
3306                         MSI_DATA_TRIGGER_EDGE |
3307                         MSI_DATA_LEVEL_ASSERT |
3308                         ((apic->irq_delivery_mode != dest_LowestPrio) ?
3309                                 MSI_DATA_DELIVERY_FIXED:
3310                                 MSI_DATA_DELIVERY_LOWPRI) |
3311                         MSI_DATA_VECTOR(cfg->vector);
3312         }
3313         return err;
3314 }
3315
3316 #ifdef CONFIG_SMP
3317 static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3318 {
3319         struct irq_desc *desc = irq_to_desc(irq);
3320         struct irq_cfg *cfg;
3321         struct msi_msg msg;
3322         unsigned int dest;
3323
3324         dest = set_desc_affinity(desc, mask);
3325         if (dest == BAD_APICID)
3326                 return;
3327
3328         cfg = desc->chip_data;
3329
3330         read_msi_msg_desc(desc, &msg);
3331
3332         msg.data &= ~MSI_DATA_VECTOR_MASK;
3333         msg.data |= MSI_DATA_VECTOR(cfg->vector);
3334         msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3335         msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3336
3337         write_msi_msg_desc(desc, &msg);
3338 }
3339 #ifdef CONFIG_INTR_REMAP
3340 /*
3341  * Migrate the MSI irq to another cpumask. This migration is
3342  * done in the process context using interrupt-remapping hardware.
3343  */
3344 static void
3345 ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3346 {
3347         struct irq_desc *desc = irq_to_desc(irq);
3348         struct irq_cfg *cfg = desc->chip_data;
3349         unsigned int dest;
3350         struct irte irte;
3351
3352         if (get_irte(irq, &irte))
3353                 return;
3354
3355         dest = set_desc_affinity(desc, mask);
3356         if (dest == BAD_APICID)
3357                 return;
3358
3359         irte.vector = cfg->vector;
3360         irte.dest_id = IRTE_DEST(dest);
3361
3362         /*
3363          * atomically update the IRTE with the new destination and vector.
3364          */
3365         modify_irte(irq, &irte);
3366
3367         /*
3368          * After this point, all the interrupts will start arriving
3369          * at the new destination. So, time to cleanup the previous
3370          * vector allocation.
3371          */
3372         if (cfg->move_in_progress)
3373                 send_cleanup_vector(cfg);
3374 }
3375
3376 #endif
3377 #endif /* CONFIG_SMP */
3378
3379 /*
3380  * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3381  * which implement the MSI or MSI-X Capability Structure.
3382  */
3383 static struct irq_chip msi_chip = {
3384         .name           = "PCI-MSI",
3385         .unmask         = unmask_msi_irq,
3386         .mask           = mask_msi_irq,
3387         .ack            = ack_apic_edge,
3388 #ifdef CONFIG_SMP
3389         .set_affinity   = set_msi_irq_affinity,
3390 #endif
3391         .retrigger      = ioapic_retrigger_irq,
3392 };
3393
3394 #ifdef CONFIG_INTR_REMAP
3395 static struct irq_chip msi_ir_chip = {
3396         .name           = "IR-PCI-MSI",
3397         .unmask         = unmask_msi_irq,
3398         .mask           = mask_msi_irq,
3399         .ack            = ack_x2apic_edge,
3400 #ifdef CONFIG_SMP
3401         .set_affinity   = ir_set_msi_irq_affinity,
3402 #endif
3403         .retrigger      = ioapic_retrigger_irq,
3404 };
3405 #endif
3406
3407 /*
3408  * Map the PCI dev to the corresponding remapping hardware unit
3409  * and allocate 'nvec' consecutive interrupt-remapping table entries
3410  * in it.
3411  */
3412 static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3413 {
3414         struct intel_iommu *iommu;
3415         int index;
3416
3417         iommu = map_dev_to_ir(dev);
3418         if (!iommu) {
3419                 printk(KERN_ERR
3420                        "Unable to map PCI %s to iommu\n", pci_name(dev));
3421                 return -ENOENT;
3422         }
3423
3424         index = alloc_irte(iommu, irq, nvec);
3425         if (index < 0) {
3426                 printk(KERN_ERR
3427                        "Unable to allocate %d IRTE for PCI %s\n", nvec,
3428                        pci_name(dev));
3429                 return -ENOSPC;
3430         }
3431         return index;
3432 }
3433
3434 static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3435 {
3436         int ret;
3437         struct msi_msg msg;
3438
3439         ret = msi_compose_msg(dev, irq, &msg);
3440         if (ret < 0)
3441                 return ret;
3442
3443         set_irq_msi(irq, msidesc);
3444         write_msi_msg(irq, &msg);
3445
3446         if (irq_remapped(irq)) {
3447                 struct irq_desc *desc = irq_to_desc(irq);
3448                 /*
3449                  * irq migration in process context
3450                  */
3451                 desc->status |= IRQ_MOVE_PCNTXT;
3452                 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3453         } else
3454                 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3455
3456         dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3457
3458         return 0;
3459 }
3460
3461 int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3462 {
3463         unsigned int irq;
3464         int ret, sub_handle;
3465         struct msi_desc *msidesc;
3466         unsigned int irq_want;
3467         struct intel_iommu *iommu = NULL;
3468         int index = 0;
3469
3470         irq_want = nr_irqs_gsi;
3471         sub_handle = 0;
3472         list_for_each_entry(msidesc, &dev->msi_list, list) {
3473                 irq = create_irq_nr(irq_want);
3474                 if (irq == 0)
3475                         return -1;
3476                 irq_want = irq + 1;
3477                 if (!intr_remapping_enabled)
3478                         goto no_ir;
3479
3480                 if (!sub_handle) {
3481                         /*
3482                          * allocate the consecutive block of IRTE's
3483                          * for 'nvec'
3484                          */
3485                         index = msi_alloc_irte(dev, irq, nvec);
3486                         if (index < 0) {
3487                                 ret = index;
3488                                 goto error;
3489                         }
3490                 } else {
3491                         iommu = map_dev_to_ir(dev);
3492                         if (!iommu) {
3493                                 ret = -ENOENT;
3494                                 goto error;
3495                         }
3496                         /*
3497                          * setup the mapping between the irq and the IRTE
3498                          * base index, the sub_handle pointing to the
3499                          * appropriate interrupt remap table entry.
3500                          */
3501                         set_irte_irq(irq, iommu, index, sub_handle);
3502                 }
3503 no_ir:
3504                 ret = setup_msi_irq(dev, msidesc, irq);
3505                 if (ret < 0)
3506                         goto error;
3507                 sub_handle++;
3508         }
3509         return 0;
3510
3511 error:
3512         destroy_irq(irq);
3513         return ret;
3514 }
3515
3516 void arch_teardown_msi_irq(unsigned int irq)
3517 {
3518         destroy_irq(irq);
3519 }
3520
3521 #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3522 #ifdef CONFIG_SMP
3523 static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3524 {
3525         struct irq_desc *desc = irq_to_desc(irq);
3526         struct irq_cfg *cfg;
3527         struct msi_msg msg;
3528         unsigned int dest;
3529
3530         dest = set_desc_affinity(desc, mask);
3531         if (dest == BAD_APICID)
3532                 return;
3533
3534         cfg = desc->chip_data;
3535
3536         dmar_msi_read(irq, &msg);
3537
3538         msg.data &= ~MSI_DATA_VECTOR_MASK;
3539         msg.data |= MSI_DATA_VECTOR(cfg->vector);
3540         msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3541         msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3542
3543         dmar_msi_write(irq, &msg);
3544 }
3545
3546 #endif /* CONFIG_SMP */
3547
3548 struct irq_chip dmar_msi_type = {
3549         .name = "DMAR_MSI",
3550         .unmask = dmar_msi_unmask,
3551         .mask = dmar_msi_mask,
3552         .ack = ack_apic_edge,
3553 #ifdef CONFIG_SMP
3554         .set_affinity = dmar_msi_set_affinity,
3555 #endif
3556         .retrigger = ioapic_retrigger_irq,
3557 };
3558
3559 int arch_setup_dmar_msi(unsigned int irq)
3560 {
3561         int ret;
3562         struct msi_msg msg;
3563
3564         ret = msi_compose_msg(NULL, irq, &msg);
3565         if (ret < 0)
3566                 return ret;
3567         dmar_msi_write(irq, &msg);
3568         set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3569                 "edge");
3570         return 0;
3571 }
3572 #endif
3573
3574 #ifdef CONFIG_HPET_TIMER
3575
3576 #ifdef CONFIG_SMP
3577 static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3578 {
3579         struct irq_desc *desc = irq_to_desc(irq);
3580         struct irq_cfg *cfg;
3581         struct msi_msg msg;
3582         unsigned int dest;
3583
3584         dest = set_desc_affinity(desc, mask);
3585         if (dest == BAD_APICID)
3586                 return;
3587
3588         cfg = desc->chip_data;
3589
3590         hpet_msi_read(irq, &msg);
3591
3592         msg.data &= ~MSI_DATA_VECTOR_MASK;
3593         msg.data |= MSI_DATA_VECTOR(cfg->vector);
3594         msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3595         msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3596
3597         hpet_msi_write(irq, &msg);
3598 }
3599
3600 #endif /* CONFIG_SMP */
3601
3602 static struct irq_chip hpet_msi_type = {
3603         .name = "HPET_MSI",
3604         .unmask = hpet_msi_unmask,
3605         .mask = hpet_msi_mask,
3606         .ack = ack_apic_edge,
3607 #ifdef CONFIG_SMP
3608         .set_affinity = hpet_msi_set_affinity,
3609 #endif
3610         .retrigger = ioapic_retrigger_irq,
3611 };
3612
3613 int arch_setup_hpet_msi(unsigned int irq)
3614 {
3615         int ret;
3616         struct msi_msg msg;
3617
3618         ret = msi_compose_msg(NULL, irq, &msg);
3619         if (ret < 0)
3620                 return ret;
3621
3622         hpet_msi_write(irq, &msg);
3623         set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
3624                 "edge");
3625
3626         return 0;
3627 }
3628 #endif
3629
3630 #endif /* CONFIG_PCI_MSI */
3631 /*
3632  * Hypertransport interrupt support
3633  */
3634 #ifdef CONFIG_HT_IRQ
3635
3636 #ifdef CONFIG_SMP
3637
3638 static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3639 {
3640         struct ht_irq_msg msg;
3641         fetch_ht_irq_msg(irq, &msg);
3642
3643         msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3644         msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3645
3646         msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3647         msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3648
3649         write_ht_irq_msg(irq, &msg);
3650 }
3651
3652 static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3653 {
3654         struct irq_desc *desc = irq_to_desc(irq);
3655         struct irq_cfg *cfg;
3656         unsigned int dest;
3657
3658         dest = set_desc_affinity(desc, mask);
3659         if (dest == BAD_APICID)
3660                 return;
3661
3662         cfg = desc->chip_data;
3663
3664         target_ht_irq(irq, dest, cfg->vector);
3665 }
3666
3667 #endif
3668
3669 static struct irq_chip ht_irq_chip = {
3670         .name           = "PCI-HT",
3671         .mask           = mask_ht_irq,
3672         .unmask         = unmask_ht_irq,
3673         .ack            = ack_apic_edge,
3674 #ifdef CONFIG_SMP
3675         .set_affinity   = set_ht_irq_affinity,
3676 #endif
3677         .retrigger      = ioapic_retrigger_irq,
3678 };
3679
3680 int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3681 {
3682         struct irq_cfg *cfg;
3683         int err;
3684
3685         if (disable_apic)
3686                 return -ENXIO;
3687
3688         cfg = irq_cfg(irq);
3689         err = assign_irq_vector(irq, cfg, apic->target_cpus());
3690         if (!err) {
3691                 struct ht_irq_msg msg;
3692                 unsigned dest;
3693
3694                 dest = apic->cpu_mask_to_apicid_and(cfg->domain,
3695                                                     apic->target_cpus());
3696
3697                 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3698
3699                 msg.address_lo =
3700                         HT_IRQ_LOW_BASE |
3701                         HT_IRQ_LOW_DEST_ID(dest) |
3702                         HT_IRQ_LOW_VECTOR(cfg->vector) |
3703                         ((apic->irq_dest_mode == 0) ?
3704                                 HT_IRQ_LOW_DM_PHYSICAL :
3705                                 HT_IRQ_LOW_DM_LOGICAL) |
3706                         HT_IRQ_LOW_RQEOI_EDGE |
3707                         ((apic->irq_delivery_mode != dest_LowestPrio) ?
3708                                 HT_IRQ_LOW_MT_FIXED :
3709                                 HT_IRQ_LOW_MT_ARBITRATED) |
3710                         HT_IRQ_LOW_IRQ_MASKED;
3711
3712                 write_ht_irq_msg(irq, &msg);
3713
3714                 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3715                                               handle_edge_irq, "edge");
3716
3717                 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3718         }
3719         return err;
3720 }
3721 #endif /* CONFIG_HT_IRQ */
3722
3723 #ifdef CONFIG_X86_UV
3724 /*
3725  * Re-target the irq to the specified CPU and enable the specified MMR located
3726  * on the specified blade to allow the sending of MSIs to the specified CPU.
3727  */
3728 int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
3729                        unsigned long mmr_offset)
3730 {
3731         const struct cpumask *eligible_cpu = cpumask_of(cpu);
3732         struct irq_cfg *cfg;
3733         int mmr_pnode;
3734         unsigned long mmr_value;
3735         struct uv_IO_APIC_route_entry *entry;
3736         unsigned long flags;
3737         int err;
3738
3739         cfg = irq_cfg(irq);
3740
3741         err = assign_irq_vector(irq, cfg, eligible_cpu);
3742         if (err != 0)
3743                 return err;
3744
3745         spin_lock_irqsave(&vector_lock, flags);
3746         set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
3747                                       irq_name);
3748         spin_unlock_irqrestore(&vector_lock, flags);
3749
3750         mmr_value = 0;
3751         entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3752         BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3753
3754         entry->vector = cfg->vector;
3755         entry->delivery_mode = apic->irq_delivery_mode;
3756         entry->dest_mode = apic->irq_dest_mode;
3757         entry->polarity = 0;
3758         entry->trigger = 0;
3759         entry->mask = 0;
3760         entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
3761
3762         mmr_pnode = uv_blade_to_pnode(mmr_blade);
3763         uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3764
3765         return irq;
3766 }
3767
3768 /*
3769  * Disable the specified MMR located on the specified blade so that MSIs are
3770  * longer allowed to be sent.
3771  */
3772 void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
3773 {
3774         unsigned long mmr_value;
3775         struct uv_IO_APIC_route_entry *entry;
3776         int mmr_pnode;
3777
3778         mmr_value = 0;
3779         entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3780         BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3781
3782         entry->mask = 1;
3783
3784         mmr_pnode = uv_blade_to_pnode(mmr_blade);
3785         uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3786 }
3787 #endif /* CONFIG_X86_64 */
3788
3789 int __init io_apic_get_redir_entries (int ioapic)
3790 {
3791         union IO_APIC_reg_01    reg_01;
3792         unsigned long flags;
3793
3794         spin_lock_irqsave(&ioapic_lock, flags);
3795         reg_01.raw = io_apic_read(ioapic, 1);
3796         spin_unlock_irqrestore(&ioapic_lock, flags);
3797
3798         return reg_01.bits.entries;
3799 }
3800
3801 void __init probe_nr_irqs_gsi(void)
3802 {
3803         int nr = 0;
3804
3805         nr = acpi_probe_gsi();
3806         if (nr > nr_irqs_gsi) {
3807                 nr_irqs_gsi = nr;
3808         } else {
3809                 /* for acpi=off or acpi is not compiled in */
3810                 int idx;
3811
3812                 nr = 0;
3813                 for (idx = 0; idx < nr_ioapics; idx++)
3814                         nr += io_apic_get_redir_entries(idx) + 1;
3815
3816                 if (nr > nr_irqs_gsi)
3817                         nr_irqs_gsi = nr;
3818         }
3819
3820         printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3821 }
3822
3823 #ifdef CONFIG_SPARSE_IRQ
3824 int __init arch_probe_nr_irqs(void)
3825 {
3826         int nr;
3827
3828         if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
3829                 nr_irqs = NR_VECTORS * nr_cpu_ids;
3830
3831         nr = nr_irqs_gsi + 8 * nr_cpu_ids;
3832 #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
3833         /*
3834          * for MSI and HT dyn irq
3835          */
3836         nr += nr_irqs_gsi * 16;
3837 #endif
3838         if (nr < nr_irqs)
3839                 nr_irqs = nr;
3840
3841         return 0;
3842 }
3843 #endif
3844
3845 /* --------------------------------------------------------------------------
3846                           ACPI-based IOAPIC Configuration
3847    -------------------------------------------------------------------------- */
3848
3849 #ifdef CONFIG_ACPI
3850
3851 #ifdef CONFIG_X86_32
3852 int __init io_apic_get_unique_id(int ioapic, int apic_id)
3853 {
3854         union IO_APIC_reg_00 reg_00;
3855         static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3856         physid_mask_t tmp;
3857         unsigned long flags;
3858         int i = 0;
3859
3860         /*
3861          * The P4 platform supports up to 256 APIC IDs on two separate APIC
3862          * buses (one for LAPICs, one for IOAPICs), where predecessors only
3863          * supports up to 16 on one shared APIC bus.
3864          *
3865          * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3866          *      advantage of new APIC bus architecture.
3867          */
3868
3869         if (physids_empty(apic_id_map))
3870                 apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
3871
3872         spin_lock_irqsave(&ioapic_lock, flags);
3873         reg_00.raw = io_apic_read(ioapic, 0);
3874         spin_unlock_irqrestore(&ioapic_lock, flags);
3875
3876         if (apic_id >= get_physical_broadcast()) {
3877                 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3878                         "%d\n", ioapic, apic_id, reg_00.bits.ID);
3879                 apic_id = reg_00.bits.ID;
3880         }
3881
3882         /*
3883          * Every APIC in a system must have a unique ID or we get lots of nice
3884          * 'stuck on smp_invalidate_needed IPI wait' messages.
3885          */
3886         if (apic->check_apicid_used(apic_id_map, apic_id)) {
3887
3888                 for (i = 0; i < get_physical_broadcast(); i++) {
3889                         if (!apic->check_apicid_used(apic_id_map, i))
3890                                 break;
3891                 }
3892
3893                 if (i == get_physical_broadcast())
3894                         panic("Max apic_id exceeded!\n");
3895
3896                 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3897                         "trying %d\n", ioapic, apic_id, i);
3898
3899                 apic_id = i;
3900         }
3901
3902         tmp = apic->apicid_to_cpu_present(apic_id);
3903         physids_or(apic_id_map, apic_id_map, tmp);
3904
3905         if (reg_00.bits.ID != apic_id) {
3906                 reg_00.bits.ID = apic_id;
3907
3908                 spin_lock_irqsave(&ioapic_lock, flags);
3909                 io_apic_write(ioapic, 0, reg_00.raw);
3910                 reg_00.raw = io_apic_read(ioapic, 0);
3911                 spin_unlock_irqrestore(&ioapic_lock, flags);
3912
3913                 /* Sanity check */
3914                 if (reg_00.bits.ID != apic_id) {
3915                         printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
3916                         return -1;
3917                 }
3918         }
3919
3920         apic_printk(APIC_VERBOSE, KERN_INFO
3921                         "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
3922
3923         return apic_id;
3924 }
3925
3926 int __init io_apic_get_version(int ioapic)
3927 {
3928         union IO_APIC_reg_01    reg_01;
3929         unsigned long flags;
3930
3931         spin_lock_irqsave(&ioapic_lock, flags);
3932         reg_01.raw = io_apic_read(ioapic, 1);
3933         spin_unlock_irqrestore(&ioapic_lock, flags);
3934
3935         return reg_01.bits.version;
3936 }
3937 #endif
3938
3939 int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
3940 {
3941         struct irq_desc *desc;
3942         struct irq_cfg *cfg;
3943         int cpu = boot_cpu_id;
3944
3945         if (!IO_APIC_IRQ(irq)) {
3946                 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3947                         ioapic);
3948                 return -EINVAL;
3949         }
3950
3951         desc = irq_to_desc_alloc_cpu(irq, cpu);
3952         if (!desc) {
3953                 printk(KERN_INFO "can not get irq_desc %d\n", irq);
3954                 return 0;
3955         }
3956
3957         /*
3958          * IRQs < 16 are already in the irq_2_pin[] map
3959          */
3960         if (irq >= NR_IRQS_LEGACY) {
3961                 cfg = desc->chip_data;
3962                 add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
3963         }
3964
3965         setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
3966
3967         return 0;
3968 }
3969
3970
3971 int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
3972 {
3973         int i;
3974
3975         if (skip_ioapic_setup)
3976                 return -1;
3977
3978         for (i = 0; i < mp_irq_entries; i++)
3979                 if (mp_irqs[i].irqtype == mp_INT &&
3980                     mp_irqs[i].srcbusirq == bus_irq)
3981                         break;
3982         if (i >= mp_irq_entries)
3983                 return -1;
3984
3985         *trigger = irq_trigger(i);
3986         *polarity = irq_polarity(i);
3987         return 0;
3988 }
3989
3990 #endif /* CONFIG_ACPI */
3991
3992 /*
3993  * This function currently is only a helper for the i386 smp boot process where
3994  * we need to reprogram the ioredtbls to cater for the cpus which have come online
3995  * so mask in all cases should simply be apic->target_cpus()
3996  */
3997 #ifdef CONFIG_SMP
3998 void __init setup_ioapic_dest(void)
3999 {
4000         int pin, ioapic, irq, irq_entry;
4001         struct irq_desc *desc;
4002         struct irq_cfg *cfg;
4003         const struct cpumask *mask;
4004
4005         if (skip_ioapic_setup == 1)
4006                 return;
4007
4008         for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
4009                 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
4010                         irq_entry = find_irq_entry(ioapic, pin, mp_INT);
4011                         if (irq_entry == -1)
4012                                 continue;
4013                         irq = pin_2_irq(irq_entry, ioapic, pin);
4014
4015                         /* setup_IO_APIC_irqs could fail to get vector for some device
4016                          * when you have too many devices, because at that time only boot
4017                          * cpu is online.
4018                          */
4019                         desc = irq_to_desc(irq);
4020                         cfg = desc->chip_data;
4021                         if (!cfg->vector) {
4022                                 setup_IO_APIC_irq(ioapic, pin, irq, desc,
4023                                                   irq_trigger(irq_entry),
4024                                                   irq_polarity(irq_entry));
4025                                 continue;
4026
4027                         }
4028
4029                         /*
4030                          * Honour affinities which have been set in early boot
4031                          */
4032                         if (desc->status &
4033                             (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
4034                                 mask = desc->affinity;
4035                         else
4036                                 mask = apic->target_cpus();
4037
4038                         if (intr_remapping_enabled)
4039                                 set_ir_ioapic_affinity_irq_desc(desc, mask);
4040                         else
4041                                 set_ioapic_affinity_irq_desc(desc, mask);
4042                 }
4043
4044         }
4045 }
4046 #endif
4047
4048 #define IOAPIC_RESOURCE_NAME_SIZE 11
4049
4050 static struct resource *ioapic_resources;
4051
4052 static struct resource * __init ioapic_setup_resources(void)
4053 {
4054         unsigned long n;
4055         struct resource *res;
4056         char *mem;
4057         int i;
4058
4059         if (nr_ioapics <= 0)
4060                 return NULL;
4061
4062         n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
4063         n *= nr_ioapics;
4064
4065         mem = alloc_bootmem(n);
4066         res = (void *)mem;
4067
4068         if (mem != NULL) {
4069                 mem += sizeof(struct resource) * nr_ioapics;
4070
4071                 for (i = 0; i < nr_ioapics; i++) {
4072                         res[i].name = mem;
4073                         res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4074                         sprintf(mem,  "IOAPIC %u", i);
4075                         mem += IOAPIC_RESOURCE_NAME_SIZE;
4076                 }
4077         }
4078
4079         ioapic_resources = res;
4080
4081         return res;
4082 }
4083
4084 void __init ioapic_init_mappings(void)
4085 {
4086         unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4087         struct resource *ioapic_res;
4088         int i;
4089
4090         ioapic_res = ioapic_setup_resources();
4091         for (i = 0; i < nr_ioapics; i++) {
4092                 if (smp_found_config) {
4093                         ioapic_phys = mp_ioapics[i].apicaddr;
4094 #ifdef CONFIG_X86_32
4095                         if (!ioapic_phys) {
4096                                 printk(KERN_ERR
4097                                        "WARNING: bogus zero IO-APIC "
4098                                        "address found in MPTABLE, "
4099                                        "disabling IO/APIC support!\n");
4100                                 smp_found_config = 0;
4101                                 skip_ioapic_setup = 1;
4102                                 goto fake_ioapic_page;
4103                         }
4104 #endif
4105                 } else {
4106 #ifdef CONFIG_X86_32
4107 fake_ioapic_page:
4108 #endif
4109                         ioapic_phys = (unsigned long)
4110                                 alloc_bootmem_pages(PAGE_SIZE);
4111                         ioapic_phys = __pa(ioapic_phys);
4112                 }
4113                 set_fixmap_nocache(idx, ioapic_phys);
4114                 apic_printk(APIC_VERBOSE,
4115                             "mapped IOAPIC to %08lx (%08lx)\n",
4116                             __fix_to_virt(idx), ioapic_phys);
4117                 idx++;
4118
4119                 if (ioapic_res != NULL) {
4120                         ioapic_res->start = ioapic_phys;
4121                         ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
4122                         ioapic_res++;
4123                 }
4124         }
4125 }
4126
4127 static int __init ioapic_insert_resources(void)
4128 {
4129         int i;
4130         struct resource *r = ioapic_resources;
4131
4132         if (!r) {
4133                 printk(KERN_ERR
4134                        "IO APIC resources could be not be allocated.\n");
4135                 return -1;
4136         }
4137
4138         for (i = 0; i < nr_ioapics; i++) {
4139                 insert_resource(&iomem_resource, r);
4140                 r++;
4141         }
4142
4143         return 0;
4144 }
4145
4146 /* Insert the IO APIC resources after PCI initialization has occured to handle
4147  * IO APICS that are mapped in on a BAR in PCI space. */
4148 late_initcall(ioapic_insert_resources);