]> www.pilppa.org Git - linux-2.6-omap-h63xx.git/blob - arch/sparc64/kernel/smp.c
20f4e291c74a76cf6199465183dffc2708b347fe
[linux-2.6-omap-h63xx.git] / arch / sparc64 / kernel / smp.c
1 /* smp.c: Sparc64 SMP support.
2  *
3  * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
4  */
5
6 #include <linux/module.h>
7 #include <linux/kernel.h>
8 #include <linux/sched.h>
9 #include <linux/mm.h>
10 #include <linux/pagemap.h>
11 #include <linux/threads.h>
12 #include <linux/smp.h>
13 #include <linux/interrupt.h>
14 #include <linux/kernel_stat.h>
15 #include <linux/delay.h>
16 #include <linux/init.h>
17 #include <linux/spinlock.h>
18 #include <linux/fs.h>
19 #include <linux/seq_file.h>
20 #include <linux/cache.h>
21 #include <linux/jiffies.h>
22 #include <linux/profile.h>
23 #include <linux/lmb.h>
24
25 #include <asm/head.h>
26 #include <asm/ptrace.h>
27 #include <asm/atomic.h>
28 #include <asm/tlbflush.h>
29 #include <asm/mmu_context.h>
30 #include <asm/cpudata.h>
31 #include <asm/hvtramp.h>
32 #include <asm/io.h>
33 #include <asm/timer.h>
34
35 #include <asm/irq.h>
36 #include <asm/irq_regs.h>
37 #include <asm/page.h>
38 #include <asm/pgtable.h>
39 #include <asm/oplib.h>
40 #include <asm/uaccess.h>
41 #include <asm/starfire.h>
42 #include <asm/tlb.h>
43 #include <asm/sections.h>
44 #include <asm/prom.h>
45 #include <asm/mdesc.h>
46 #include <asm/ldc.h>
47 #include <asm/hypervisor.h>
48
49 int sparc64_multi_core __read_mostly;
50
51 cpumask_t cpu_possible_map __read_mostly = CPU_MASK_NONE;
52 cpumask_t cpu_online_map __read_mostly = CPU_MASK_NONE;
53 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map) = CPU_MASK_NONE;
54 cpumask_t cpu_core_map[NR_CPUS] __read_mostly =
55         { [0 ... NR_CPUS-1] = CPU_MASK_NONE };
56
57 EXPORT_SYMBOL(cpu_possible_map);
58 EXPORT_SYMBOL(cpu_online_map);
59 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
60 EXPORT_SYMBOL(cpu_core_map);
61
62 static cpumask_t smp_commenced_mask;
63
64 void smp_info(struct seq_file *m)
65 {
66         int i;
67         
68         seq_printf(m, "State:\n");
69         for_each_online_cpu(i)
70                 seq_printf(m, "CPU%d:\t\tonline\n", i);
71 }
72
73 void smp_bogo(struct seq_file *m)
74 {
75         int i;
76         
77         for_each_online_cpu(i)
78                 seq_printf(m,
79                            "Cpu%dClkTck\t: %016lx\n",
80                            i, cpu_data(i).clock_tick);
81 }
82
83 static __cacheline_aligned_in_smp DEFINE_SPINLOCK(call_lock);
84
85 extern void setup_sparc64_timer(void);
86
87 static volatile unsigned long callin_flag = 0;
88
89 void __cpuinit smp_callin(void)
90 {
91         int cpuid = hard_smp_processor_id();
92
93         __local_per_cpu_offset = __per_cpu_offset(cpuid);
94
95         if (tlb_type == hypervisor)
96                 sun4v_ktsb_register();
97
98         __flush_tlb_all();
99
100         setup_sparc64_timer();
101
102         if (cheetah_pcache_forced_on)
103                 cheetah_enable_pcache();
104
105         local_irq_enable();
106
107         callin_flag = 1;
108         __asm__ __volatile__("membar #Sync\n\t"
109                              "flush  %%g6" : : : "memory");
110
111         /* Clear this or we will die instantly when we
112          * schedule back to this idler...
113          */
114         current_thread_info()->new_child = 0;
115
116         /* Attach to the address space of init_task. */
117         atomic_inc(&init_mm.mm_count);
118         current->active_mm = &init_mm;
119
120         while (!cpu_isset(cpuid, smp_commenced_mask))
121                 rmb();
122
123         spin_lock(&call_lock);
124         cpu_set(cpuid, cpu_online_map);
125         spin_unlock(&call_lock);
126
127         /* idle thread is expected to have preempt disabled */
128         preempt_disable();
129 }
130
131 void cpu_panic(void)
132 {
133         printk("CPU[%d]: Returns from cpu_idle!\n", smp_processor_id());
134         panic("SMP bolixed\n");
135 }
136
137 /* This tick register synchronization scheme is taken entirely from
138  * the ia64 port, see arch/ia64/kernel/smpboot.c for details and credit.
139  *
140  * The only change I've made is to rework it so that the master
141  * initiates the synchonization instead of the slave. -DaveM
142  */
143
144 #define MASTER  0
145 #define SLAVE   (SMP_CACHE_BYTES/sizeof(unsigned long))
146
147 #define NUM_ROUNDS      64      /* magic value */
148 #define NUM_ITERS       5       /* likewise */
149
150 static DEFINE_SPINLOCK(itc_sync_lock);
151 static unsigned long go[SLAVE + 1];
152
153 #define DEBUG_TICK_SYNC 0
154
155 static inline long get_delta (long *rt, long *master)
156 {
157         unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
158         unsigned long tcenter, t0, t1, tm;
159         unsigned long i;
160
161         for (i = 0; i < NUM_ITERS; i++) {
162                 t0 = tick_ops->get_tick();
163                 go[MASTER] = 1;
164                 membar_storeload();
165                 while (!(tm = go[SLAVE]))
166                         rmb();
167                 go[SLAVE] = 0;
168                 wmb();
169                 t1 = tick_ops->get_tick();
170
171                 if (t1 - t0 < best_t1 - best_t0)
172                         best_t0 = t0, best_t1 = t1, best_tm = tm;
173         }
174
175         *rt = best_t1 - best_t0;
176         *master = best_tm - best_t0;
177
178         /* average best_t0 and best_t1 without overflow: */
179         tcenter = (best_t0/2 + best_t1/2);
180         if (best_t0 % 2 + best_t1 % 2 == 2)
181                 tcenter++;
182         return tcenter - best_tm;
183 }
184
185 void smp_synchronize_tick_client(void)
186 {
187         long i, delta, adj, adjust_latency = 0, done = 0;
188         unsigned long flags, rt, master_time_stamp, bound;
189 #if DEBUG_TICK_SYNC
190         struct {
191                 long rt;        /* roundtrip time */
192                 long master;    /* master's timestamp */
193                 long diff;      /* difference between midpoint and master's timestamp */
194                 long lat;       /* estimate of itc adjustment latency */
195         } t[NUM_ROUNDS];
196 #endif
197
198         go[MASTER] = 1;
199
200         while (go[MASTER])
201                 rmb();
202
203         local_irq_save(flags);
204         {
205                 for (i = 0; i < NUM_ROUNDS; i++) {
206                         delta = get_delta(&rt, &master_time_stamp);
207                         if (delta == 0) {
208                                 done = 1;       /* let's lock on to this... */
209                                 bound = rt;
210                         }
211
212                         if (!done) {
213                                 if (i > 0) {
214                                         adjust_latency += -delta;
215                                         adj = -delta + adjust_latency/4;
216                                 } else
217                                         adj = -delta;
218
219                                 tick_ops->add_tick(adj);
220                         }
221 #if DEBUG_TICK_SYNC
222                         t[i].rt = rt;
223                         t[i].master = master_time_stamp;
224                         t[i].diff = delta;
225                         t[i].lat = adjust_latency/4;
226 #endif
227                 }
228         }
229         local_irq_restore(flags);
230
231 #if DEBUG_TICK_SYNC
232         for (i = 0; i < NUM_ROUNDS; i++)
233                 printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
234                        t[i].rt, t[i].master, t[i].diff, t[i].lat);
235 #endif
236
237         printk(KERN_INFO "CPU %d: synchronized TICK with master CPU "
238                "(last diff %ld cycles, maxerr %lu cycles)\n",
239                smp_processor_id(), delta, rt);
240 }
241
242 static void smp_start_sync_tick_client(int cpu);
243
244 static void smp_synchronize_one_tick(int cpu)
245 {
246         unsigned long flags, i;
247
248         go[MASTER] = 0;
249
250         smp_start_sync_tick_client(cpu);
251
252         /* wait for client to be ready */
253         while (!go[MASTER])
254                 rmb();
255
256         /* now let the client proceed into his loop */
257         go[MASTER] = 0;
258         membar_storeload();
259
260         spin_lock_irqsave(&itc_sync_lock, flags);
261         {
262                 for (i = 0; i < NUM_ROUNDS*NUM_ITERS; i++) {
263                         while (!go[MASTER])
264                                 rmb();
265                         go[MASTER] = 0;
266                         wmb();
267                         go[SLAVE] = tick_ops->get_tick();
268                         membar_storeload();
269                 }
270         }
271         spin_unlock_irqrestore(&itc_sync_lock, flags);
272 }
273
274 #if defined(CONFIG_SUN_LDOMS) && defined(CONFIG_HOTPLUG_CPU)
275 /* XXX Put this in some common place. XXX */
276 static unsigned long kimage_addr_to_ra(void *p)
277 {
278         unsigned long val = (unsigned long) p;
279
280         return kern_base + (val - KERNBASE);
281 }
282
283 static void ldom_startcpu_cpuid(unsigned int cpu, unsigned long thread_reg)
284 {
285         extern unsigned long sparc64_ttable_tl0;
286         extern unsigned long kern_locked_tte_data;
287         struct hvtramp_descr *hdesc;
288         unsigned long trampoline_ra;
289         struct trap_per_cpu *tb;
290         u64 tte_vaddr, tte_data;
291         unsigned long hv_err;
292         int i;
293
294         hdesc = kzalloc(sizeof(*hdesc) +
295                         (sizeof(struct hvtramp_mapping) *
296                          num_kernel_image_mappings - 1),
297                         GFP_KERNEL);
298         if (!hdesc) {
299                 printk(KERN_ERR "ldom_startcpu_cpuid: Cannot allocate "
300                        "hvtramp_descr.\n");
301                 return;
302         }
303
304         hdesc->cpu = cpu;
305         hdesc->num_mappings = num_kernel_image_mappings;
306
307         tb = &trap_block[cpu];
308         tb->hdesc = hdesc;
309
310         hdesc->fault_info_va = (unsigned long) &tb->fault_info;
311         hdesc->fault_info_pa = kimage_addr_to_ra(&tb->fault_info);
312
313         hdesc->thread_reg = thread_reg;
314
315         tte_vaddr = (unsigned long) KERNBASE;
316         tte_data = kern_locked_tte_data;
317
318         for (i = 0; i < hdesc->num_mappings; i++) {
319                 hdesc->maps[i].vaddr = tte_vaddr;
320                 hdesc->maps[i].tte   = tte_data;
321                 tte_vaddr += 0x400000;
322                 tte_data  += 0x400000;
323         }
324
325         trampoline_ra = kimage_addr_to_ra(hv_cpu_startup);
326
327         hv_err = sun4v_cpu_start(cpu, trampoline_ra,
328                                  kimage_addr_to_ra(&sparc64_ttable_tl0),
329                                  __pa(hdesc));
330         if (hv_err)
331                 printk(KERN_ERR "ldom_startcpu_cpuid: sun4v_cpu_start() "
332                        "gives error %lu\n", hv_err);
333 }
334 #endif
335
336 extern unsigned long sparc64_cpu_startup;
337
338 /* The OBP cpu startup callback truncates the 3rd arg cookie to
339  * 32-bits (I think) so to be safe we have it read the pointer
340  * contained here so we work on >4GB machines. -DaveM
341  */
342 static struct thread_info *cpu_new_thread = NULL;
343
344 static int __devinit smp_boot_one_cpu(unsigned int cpu)
345 {
346         struct trap_per_cpu *tb = &trap_block[cpu];
347         unsigned long entry =
348                 (unsigned long)(&sparc64_cpu_startup);
349         unsigned long cookie =
350                 (unsigned long)(&cpu_new_thread);
351         struct task_struct *p;
352         int timeout, ret;
353
354         p = fork_idle(cpu);
355         if (IS_ERR(p))
356                 return PTR_ERR(p);
357         callin_flag = 0;
358         cpu_new_thread = task_thread_info(p);
359
360         if (tlb_type == hypervisor) {
361 #if defined(CONFIG_SUN_LDOMS) && defined(CONFIG_HOTPLUG_CPU)
362                 if (ldom_domaining_enabled)
363                         ldom_startcpu_cpuid(cpu,
364                                             (unsigned long) cpu_new_thread);
365                 else
366 #endif
367                         prom_startcpu_cpuid(cpu, entry, cookie);
368         } else {
369                 struct device_node *dp = of_find_node_by_cpuid(cpu);
370
371                 prom_startcpu(dp->node, entry, cookie);
372         }
373
374         for (timeout = 0; timeout < 50000; timeout++) {
375                 if (callin_flag)
376                         break;
377                 udelay(100);
378         }
379
380         if (callin_flag) {
381                 ret = 0;
382         } else {
383                 printk("Processor %d is stuck.\n", cpu);
384                 ret = -ENODEV;
385         }
386         cpu_new_thread = NULL;
387
388         if (tb->hdesc) {
389                 kfree(tb->hdesc);
390                 tb->hdesc = NULL;
391         }
392
393         return ret;
394 }
395
396 static void spitfire_xcall_helper(u64 data0, u64 data1, u64 data2, u64 pstate, unsigned long cpu)
397 {
398         u64 result, target;
399         int stuck, tmp;
400
401         if (this_is_starfire) {
402                 /* map to real upaid */
403                 cpu = (((cpu & 0x3c) << 1) |
404                         ((cpu & 0x40) >> 4) |
405                         (cpu & 0x3));
406         }
407
408         target = (cpu << 14) | 0x70;
409 again:
410         /* Ok, this is the real Spitfire Errata #54.
411          * One must read back from a UDB internal register
412          * after writes to the UDB interrupt dispatch, but
413          * before the membar Sync for that write.
414          * So we use the high UDB control register (ASI 0x7f,
415          * ADDR 0x20) for the dummy read. -DaveM
416          */
417         tmp = 0x40;
418         __asm__ __volatile__(
419         "wrpr   %1, %2, %%pstate\n\t"
420         "stxa   %4, [%0] %3\n\t"
421         "stxa   %5, [%0+%8] %3\n\t"
422         "add    %0, %8, %0\n\t"
423         "stxa   %6, [%0+%8] %3\n\t"
424         "membar #Sync\n\t"
425         "stxa   %%g0, [%7] %3\n\t"
426         "membar #Sync\n\t"
427         "mov    0x20, %%g1\n\t"
428         "ldxa   [%%g1] 0x7f, %%g0\n\t"
429         "membar #Sync"
430         : "=r" (tmp)
431         : "r" (pstate), "i" (PSTATE_IE), "i" (ASI_INTR_W),
432           "r" (data0), "r" (data1), "r" (data2), "r" (target),
433           "r" (0x10), "0" (tmp)
434         : "g1");
435
436         /* NOTE: PSTATE_IE is still clear. */
437         stuck = 100000;
438         do {
439                 __asm__ __volatile__("ldxa [%%g0] %1, %0"
440                         : "=r" (result)
441                         : "i" (ASI_INTR_DISPATCH_STAT));
442                 if (result == 0) {
443                         __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
444                                              : : "r" (pstate));
445                         return;
446                 }
447                 stuck -= 1;
448                 if (stuck == 0)
449                         break;
450         } while (result & 0x1);
451         __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
452                              : : "r" (pstate));
453         if (stuck == 0) {
454                 printk("CPU[%d]: mondo stuckage result[%016lx]\n",
455                        smp_processor_id(), result);
456         } else {
457                 udelay(2);
458                 goto again;
459         }
460 }
461
462 static inline void spitfire_xcall_deliver(u64 data0, u64 data1, u64 data2, const cpumask_t *mask)
463 {
464         u64 pstate;
465         int i;
466
467         __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
468         for_each_cpu_mask_nr(i, *mask)
469                 spitfire_xcall_helper(data0, data1, data2, pstate, i);
470 }
471
472 /* Cheetah now allows to send the whole 64-bytes of data in the interrupt
473  * packet, but we have no use for that.  However we do take advantage of
474  * the new pipelining feature (ie. dispatch to multiple cpus simultaneously).
475  */
476 static void cheetah_xcall_deliver(u64 data0, u64 data1, u64 data2, const cpumask_t *mask_p)
477 {
478         u64 pstate, ver, busy_mask;
479         int nack_busy_id, is_jbus, need_more;
480         cpumask_t mask;
481
482         if (cpus_empty(*mask_p))
483                 return;
484
485         mask = *mask_p;
486
487         /* Unfortunately, someone at Sun had the brilliant idea to make the
488          * busy/nack fields hard-coded by ITID number for this Ultra-III
489          * derivative processor.
490          */
491         __asm__ ("rdpr %%ver, %0" : "=r" (ver));
492         is_jbus = ((ver >> 32) == __JALAPENO_ID ||
493                    (ver >> 32) == __SERRANO_ID);
494
495         __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
496
497 retry:
498         need_more = 0;
499         __asm__ __volatile__("wrpr %0, %1, %%pstate\n\t"
500                              : : "r" (pstate), "i" (PSTATE_IE));
501
502         /* Setup the dispatch data registers. */
503         __asm__ __volatile__("stxa      %0, [%3] %6\n\t"
504                              "stxa      %1, [%4] %6\n\t"
505                              "stxa      %2, [%5] %6\n\t"
506                              "membar    #Sync\n\t"
507                              : /* no outputs */
508                              : "r" (data0), "r" (data1), "r" (data2),
509                                "r" (0x40), "r" (0x50), "r" (0x60),
510                                "i" (ASI_INTR_W));
511
512         nack_busy_id = 0;
513         busy_mask = 0;
514         {
515                 int i;
516
517                 for_each_cpu_mask_nr(i, mask) {
518                         u64 target = (i << 14) | 0x70;
519
520                         if (is_jbus) {
521                                 busy_mask |= (0x1UL << (i * 2));
522                         } else {
523                                 target |= (nack_busy_id << 24);
524                                 busy_mask |= (0x1UL <<
525                                               (nack_busy_id * 2));
526                         }
527                         __asm__ __volatile__(
528                                 "stxa   %%g0, [%0] %1\n\t"
529                                 "membar #Sync\n\t"
530                                 : /* no outputs */
531                                 : "r" (target), "i" (ASI_INTR_W));
532                         nack_busy_id++;
533                         if (nack_busy_id == 32) {
534                                 need_more = 1;
535                                 break;
536                         }
537                 }
538         }
539
540         /* Now, poll for completion. */
541         {
542                 u64 dispatch_stat, nack_mask;
543                 long stuck;
544
545                 stuck = 100000 * nack_busy_id;
546                 nack_mask = busy_mask << 1;
547                 do {
548                         __asm__ __volatile__("ldxa      [%%g0] %1, %0"
549                                              : "=r" (dispatch_stat)
550                                              : "i" (ASI_INTR_DISPATCH_STAT));
551                         if (!(dispatch_stat & (busy_mask | nack_mask))) {
552                                 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
553                                                      : : "r" (pstate));
554                                 if (unlikely(need_more)) {
555                                         int i, cnt = 0;
556                                         for_each_cpu_mask_nr(i, mask) {
557                                                 cpu_clear(i, mask);
558                                                 cnt++;
559                                                 if (cnt == 32)
560                                                         break;
561                                         }
562                                         goto retry;
563                                 }
564                                 return;
565                         }
566                         if (!--stuck)
567                                 break;
568                 } while (dispatch_stat & busy_mask);
569
570                 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
571                                      : : "r" (pstate));
572
573                 if (dispatch_stat & busy_mask) {
574                         /* Busy bits will not clear, continue instead
575                          * of freezing up on this cpu.
576                          */
577                         printk("CPU[%d]: mondo stuckage result[%016lx]\n",
578                                smp_processor_id(), dispatch_stat);
579                 } else {
580                         int i, this_busy_nack = 0;
581
582                         /* Delay some random time with interrupts enabled
583                          * to prevent deadlock.
584                          */
585                         udelay(2 * nack_busy_id);
586
587                         /* Clear out the mask bits for cpus which did not
588                          * NACK us.
589                          */
590                         for_each_cpu_mask_nr(i, mask) {
591                                 u64 check_mask;
592
593                                 if (is_jbus)
594                                         check_mask = (0x2UL << (2*i));
595                                 else
596                                         check_mask = (0x2UL <<
597                                                       this_busy_nack);
598                                 if ((dispatch_stat & check_mask) == 0)
599                                         cpu_clear(i, mask);
600                                 this_busy_nack += 2;
601                                 if (this_busy_nack == 64)
602                                         break;
603                         }
604
605                         goto retry;
606                 }
607         }
608 }
609
610 /* Multi-cpu list version.  */
611 static void hypervisor_xcall_deliver(u64 data0, u64 data1, u64 data2, const cpumask_t *mask)
612 {
613         int cnt, retries, this_cpu, prev_sent, i;
614         unsigned long flags, status;
615         cpumask_t error_mask;
616         struct trap_per_cpu *tb;
617         u16 *cpu_list;
618         u64 *mondo;
619
620         if (cpus_empty(*mask))
621                 return;
622
623         /* We have to do this whole thing with interrupts fully disabled.
624          * Otherwise if we send an xcall from interrupt context it will
625          * corrupt both our mondo block and cpu list state.
626          *
627          * One consequence of this is that we cannot use timeout mechanisms
628          * that depend upon interrupts being delivered locally.  So, for
629          * example, we cannot sample jiffies and expect it to advance.
630          *
631          * Fortunately, udelay() uses %stick/%tick so we can use that.
632          */
633         local_irq_save(flags);
634
635         this_cpu = smp_processor_id();
636         tb = &trap_block[this_cpu];
637
638         mondo = __va(tb->cpu_mondo_block_pa);
639         mondo[0] = data0;
640         mondo[1] = data1;
641         mondo[2] = data2;
642         wmb();
643
644         cpu_list = __va(tb->cpu_list_pa);
645
646         /* Setup the initial cpu list.  */
647         cnt = 0;
648         for_each_cpu_mask_nr(i, *mask)
649                 cpu_list[cnt++] = i;
650
651         cpus_clear(error_mask);
652         retries = 0;
653         prev_sent = 0;
654         do {
655                 int forward_progress, n_sent;
656
657                 status = sun4v_cpu_mondo_send(cnt,
658                                               tb->cpu_list_pa,
659                                               tb->cpu_mondo_block_pa);
660
661                 /* HV_EOK means all cpus received the xcall, we're done.  */
662                 if (likely(status == HV_EOK))
663                         break;
664
665                 /* First, see if we made any forward progress.
666                  *
667                  * The hypervisor indicates successful sends by setting
668                  * cpu list entries to the value 0xffff.
669                  */
670                 n_sent = 0;
671                 for (i = 0; i < cnt; i++) {
672                         if (likely(cpu_list[i] == 0xffff))
673                                 n_sent++;
674                 }
675
676                 forward_progress = 0;
677                 if (n_sent > prev_sent)
678                         forward_progress = 1;
679
680                 prev_sent = n_sent;
681
682                 /* If we get a HV_ECPUERROR, then one or more of the cpus
683                  * in the list are in error state.  Use the cpu_state()
684                  * hypervisor call to find out which cpus are in error state.
685                  */
686                 if (unlikely(status == HV_ECPUERROR)) {
687                         for (i = 0; i < cnt; i++) {
688                                 long err;
689                                 u16 cpu;
690
691                                 cpu = cpu_list[i];
692                                 if (cpu == 0xffff)
693                                         continue;
694
695                                 err = sun4v_cpu_state(cpu);
696                                 if (err >= 0 &&
697                                     err == HV_CPU_STATE_ERROR) {
698                                         cpu_list[i] = 0xffff;
699                                         cpu_set(cpu, error_mask);
700                                 }
701                         }
702                 } else if (unlikely(status != HV_EWOULDBLOCK))
703                         goto fatal_mondo_error;
704
705                 /* Don't bother rewriting the CPU list, just leave the
706                  * 0xffff and non-0xffff entries in there and the
707                  * hypervisor will do the right thing.
708                  *
709                  * Only advance timeout state if we didn't make any
710                  * forward progress.
711                  */
712                 if (unlikely(!forward_progress)) {
713                         if (unlikely(++retries > 10000))
714                                 goto fatal_mondo_timeout;
715
716                         /* Delay a little bit to let other cpus catch up
717                          * on their cpu mondo queue work.
718                          */
719                         udelay(2 * cnt);
720                 }
721         } while (1);
722
723         local_irq_restore(flags);
724
725         if (unlikely(!cpus_empty(error_mask)))
726                 goto fatal_mondo_cpu_error;
727
728         return;
729
730 fatal_mondo_cpu_error:
731         printk(KERN_CRIT "CPU[%d]: SUN4V mondo cpu error, some target cpus "
732                "were in error state\n",
733                this_cpu);
734         printk(KERN_CRIT "CPU[%d]: Error mask [ ", this_cpu);
735         for_each_cpu_mask_nr(i, error_mask)
736                 printk("%d ", i);
737         printk("]\n");
738         return;
739
740 fatal_mondo_timeout:
741         local_irq_restore(flags);
742         printk(KERN_CRIT "CPU[%d]: SUN4V mondo timeout, no forward "
743                " progress after %d retries.\n",
744                this_cpu, retries);
745         goto dump_cpu_list_and_out;
746
747 fatal_mondo_error:
748         local_irq_restore(flags);
749         printk(KERN_CRIT "CPU[%d]: Unexpected SUN4V mondo error %lu\n",
750                this_cpu, status);
751         printk(KERN_CRIT "CPU[%d]: Args were cnt(%d) cpulist_pa(%lx) "
752                "mondo_block_pa(%lx)\n",
753                this_cpu, cnt, tb->cpu_list_pa, tb->cpu_mondo_block_pa);
754
755 dump_cpu_list_and_out:
756         printk(KERN_CRIT "CPU[%d]: CPU list [ ", this_cpu);
757         for (i = 0; i < cnt; i++)
758                 printk("%u ", cpu_list[i]);
759         printk("]\n");
760 }
761
762 static void (*xcall_deliver_impl)(u64, u64, u64, const cpumask_t *);
763
764 static void xcall_deliver(u64 data0, u64 data1, u64 data2, const cpumask_t *mask)
765 {
766         xcall_deliver_impl(data0, data1, data2, mask);
767 }
768
769 /* Send cross call to all processors mentioned in MASK_P
770  * except self.  Really, there are only two cases currently,
771  * "&cpu_online_map" and "&mm->cpu_vm_mask".
772  */
773 static void smp_cross_call_masked(unsigned long *func, u32 ctx, u64 data1, u64 data2, const cpumask_t *mask_p)
774 {
775         u64 data0 = (((u64)ctx)<<32 | (((u64)func) & 0xffffffff));
776         int this_cpu = get_cpu();
777         cpumask_t mask;
778
779         mask = *mask_p;
780         if (mask_p != &cpu_online_map)
781                 cpus_and(mask, mask, cpu_online_map);
782         cpu_clear(this_cpu, mask);
783
784         xcall_deliver(data0, data1, data2, &mask);
785         /* NOTE: Caller runs local copy on master. */
786
787         put_cpu();
788 }
789
790 extern unsigned long xcall_sync_tick;
791
792 static void smp_start_sync_tick_client(int cpu)
793 {
794         xcall_deliver((u64) &xcall_sync_tick, 0, 0,
795                       &cpumask_of_cpu(cpu));
796 }
797
798 extern unsigned long xcall_call_function;
799
800 void arch_send_call_function_ipi(cpumask_t mask)
801 {
802         xcall_deliver((u64) &xcall_call_function, 0, 0, &mask);
803 }
804
805 extern unsigned long xcall_call_function_single;
806
807 void arch_send_call_function_single_ipi(int cpu)
808 {
809         xcall_deliver((u64) &xcall_call_function_single, 0, 0,
810                       &cpumask_of_cpu(cpu));
811 }
812
813 /* Send cross call to all processors except self. */
814 #define smp_cross_call(func, ctx, data1, data2) \
815         smp_cross_call_masked(func, ctx, data1, data2, &cpu_online_map)
816
817 void smp_call_function_client(int irq, struct pt_regs *regs)
818 {
819         clear_softint(1 << irq);
820         generic_smp_call_function_interrupt();
821 }
822
823 void smp_call_function_single_client(int irq, struct pt_regs *regs)
824 {
825         clear_softint(1 << irq);
826         generic_smp_call_function_single_interrupt();
827 }
828
829 static void tsb_sync(void *info)
830 {
831         struct trap_per_cpu *tp = &trap_block[raw_smp_processor_id()];
832         struct mm_struct *mm = info;
833
834         /* It is not valid to test "currrent->active_mm == mm" here.
835          *
836          * The value of "current" is not changed atomically with
837          * switch_mm().  But that's OK, we just need to check the
838          * current cpu's trap block PGD physical address.
839          */
840         if (tp->pgd_paddr == __pa(mm->pgd))
841                 tsb_context_switch(mm);
842 }
843
844 void smp_tsb_sync(struct mm_struct *mm)
845 {
846         smp_call_function_mask(mm->cpu_vm_mask, tsb_sync, mm, 1);
847 }
848
849 extern unsigned long xcall_flush_tlb_mm;
850 extern unsigned long xcall_flush_tlb_pending;
851 extern unsigned long xcall_flush_tlb_kernel_range;
852 #ifdef CONFIG_MAGIC_SYSRQ
853 extern unsigned long xcall_fetch_glob_regs;
854 #endif
855 extern unsigned long xcall_receive_signal;
856 extern unsigned long xcall_new_mmu_context_version;
857 #ifdef CONFIG_KGDB
858 extern unsigned long xcall_kgdb_capture;
859 #endif
860
861 #ifdef DCACHE_ALIASING_POSSIBLE
862 extern unsigned long xcall_flush_dcache_page_cheetah;
863 #endif
864 extern unsigned long xcall_flush_dcache_page_spitfire;
865
866 #ifdef CONFIG_DEBUG_DCFLUSH
867 extern atomic_t dcpage_flushes;
868 extern atomic_t dcpage_flushes_xcall;
869 #endif
870
871 static inline void __local_flush_dcache_page(struct page *page)
872 {
873 #ifdef DCACHE_ALIASING_POSSIBLE
874         __flush_dcache_page(page_address(page),
875                             ((tlb_type == spitfire) &&
876                              page_mapping(page) != NULL));
877 #else
878         if (page_mapping(page) != NULL &&
879             tlb_type == spitfire)
880                 __flush_icache_page(__pa(page_address(page)));
881 #endif
882 }
883
884 void smp_flush_dcache_page_impl(struct page *page, int cpu)
885 {
886         cpumask_t mask = cpumask_of_cpu(cpu);
887         int this_cpu;
888
889         if (tlb_type == hypervisor)
890                 return;
891
892 #ifdef CONFIG_DEBUG_DCFLUSH
893         atomic_inc(&dcpage_flushes);
894 #endif
895
896         this_cpu = get_cpu();
897
898         if (cpu == this_cpu) {
899                 __local_flush_dcache_page(page);
900         } else if (cpu_online(cpu)) {
901                 void *pg_addr = page_address(page);
902                 u64 data0 = 0;
903
904                 if (tlb_type == spitfire) {
905                         data0 = ((u64)&xcall_flush_dcache_page_spitfire);
906                         if (page_mapping(page) != NULL)
907                                 data0 |= ((u64)1 << 32);
908                 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
909 #ifdef DCACHE_ALIASING_POSSIBLE
910                         data0 = ((u64)&xcall_flush_dcache_page_cheetah);
911 #endif
912                 }
913                 if (data0) {
914                         xcall_deliver(data0, __pa(pg_addr),
915                                       (u64) pg_addr, &mask);
916 #ifdef CONFIG_DEBUG_DCFLUSH
917                         atomic_inc(&dcpage_flushes_xcall);
918 #endif
919                 }
920         }
921
922         put_cpu();
923 }
924
925 void flush_dcache_page_all(struct mm_struct *mm, struct page *page)
926 {
927         cpumask_t mask = cpu_online_map;
928         void *pg_addr;
929         int this_cpu;
930         u64 data0;
931
932         if (tlb_type == hypervisor)
933                 return;
934
935         this_cpu = get_cpu();
936
937         cpu_clear(this_cpu, mask);
938
939 #ifdef CONFIG_DEBUG_DCFLUSH
940         atomic_inc(&dcpage_flushes);
941 #endif
942         if (cpus_empty(mask))
943                 goto flush_self;
944         data0 = 0;
945         pg_addr = page_address(page);
946         if (tlb_type == spitfire) {
947                 data0 = ((u64)&xcall_flush_dcache_page_spitfire);
948                 if (page_mapping(page) != NULL)
949                         data0 |= ((u64)1 << 32);
950         } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
951 #ifdef DCACHE_ALIASING_POSSIBLE
952                 data0 = ((u64)&xcall_flush_dcache_page_cheetah);
953 #endif
954         }
955         if (data0) {
956                 xcall_deliver(data0, __pa(pg_addr),
957                               (u64) pg_addr, &mask);
958 #ifdef CONFIG_DEBUG_DCFLUSH
959                 atomic_inc(&dcpage_flushes_xcall);
960 #endif
961         }
962  flush_self:
963         __local_flush_dcache_page(page);
964
965         put_cpu();
966 }
967
968 void smp_new_mmu_context_version_client(int irq, struct pt_regs *regs)
969 {
970         struct mm_struct *mm;
971         unsigned long flags;
972
973         clear_softint(1 << irq);
974
975         /* See if we need to allocate a new TLB context because
976          * the version of the one we are using is now out of date.
977          */
978         mm = current->active_mm;
979         if (unlikely(!mm || (mm == &init_mm)))
980                 return;
981
982         spin_lock_irqsave(&mm->context.lock, flags);
983
984         if (unlikely(!CTX_VALID(mm->context)))
985                 get_new_mmu_context(mm);
986
987         spin_unlock_irqrestore(&mm->context.lock, flags);
988
989         load_secondary_context(mm);
990         __flush_tlb_mm(CTX_HWBITS(mm->context),
991                        SECONDARY_CONTEXT);
992 }
993
994 void smp_new_mmu_context_version(void)
995 {
996         smp_cross_call(&xcall_new_mmu_context_version, 0, 0, 0);
997 }
998
999 #ifdef CONFIG_KGDB
1000 void kgdb_roundup_cpus(unsigned long flags)
1001 {
1002         smp_cross_call(&xcall_kgdb_capture, 0, 0, 0);
1003 }
1004 #endif
1005
1006 #ifdef CONFIG_MAGIC_SYSRQ
1007 void smp_fetch_global_regs(void)
1008 {
1009         smp_cross_call(&xcall_fetch_glob_regs, 0, 0, 0);
1010 }
1011 #endif
1012
1013 /* We know that the window frames of the user have been flushed
1014  * to the stack before we get here because all callers of us
1015  * are flush_tlb_*() routines, and these run after flush_cache_*()
1016  * which performs the flushw.
1017  *
1018  * The SMP TLB coherency scheme we use works as follows:
1019  *
1020  * 1) mm->cpu_vm_mask is a bit mask of which cpus an address
1021  *    space has (potentially) executed on, this is the heuristic
1022  *    we use to avoid doing cross calls.
1023  *
1024  *    Also, for flushing from kswapd and also for clones, we
1025  *    use cpu_vm_mask as the list of cpus to make run the TLB.
1026  *
1027  * 2) TLB context numbers are shared globally across all processors
1028  *    in the system, this allows us to play several games to avoid
1029  *    cross calls.
1030  *
1031  *    One invariant is that when a cpu switches to a process, and
1032  *    that processes tsk->active_mm->cpu_vm_mask does not have the
1033  *    current cpu's bit set, that tlb context is flushed locally.
1034  *
1035  *    If the address space is non-shared (ie. mm->count == 1) we avoid
1036  *    cross calls when we want to flush the currently running process's
1037  *    tlb state.  This is done by clearing all cpu bits except the current
1038  *    processor's in current->active_mm->cpu_vm_mask and performing the
1039  *    flush locally only.  This will force any subsequent cpus which run
1040  *    this task to flush the context from the local tlb if the process
1041  *    migrates to another cpu (again).
1042  *
1043  * 3) For shared address spaces (threads) and swapping we bite the
1044  *    bullet for most cases and perform the cross call (but only to
1045  *    the cpus listed in cpu_vm_mask).
1046  *
1047  *    The performance gain from "optimizing" away the cross call for threads is
1048  *    questionable (in theory the big win for threads is the massive sharing of
1049  *    address space state across processors).
1050  */
1051
1052 /* This currently is only used by the hugetlb arch pre-fault
1053  * hook on UltraSPARC-III+ and later when changing the pagesize
1054  * bits of the context register for an address space.
1055  */
1056 void smp_flush_tlb_mm(struct mm_struct *mm)
1057 {
1058         u32 ctx = CTX_HWBITS(mm->context);
1059         int cpu = get_cpu();
1060
1061         if (atomic_read(&mm->mm_users) == 1) {
1062                 mm->cpu_vm_mask = cpumask_of_cpu(cpu);
1063                 goto local_flush_and_out;
1064         }
1065
1066         smp_cross_call_masked(&xcall_flush_tlb_mm,
1067                               ctx, 0, 0,
1068                               &mm->cpu_vm_mask);
1069
1070 local_flush_and_out:
1071         __flush_tlb_mm(ctx, SECONDARY_CONTEXT);
1072
1073         put_cpu();
1074 }
1075
1076 void smp_flush_tlb_pending(struct mm_struct *mm, unsigned long nr, unsigned long *vaddrs)
1077 {
1078         u32 ctx = CTX_HWBITS(mm->context);
1079         int cpu = get_cpu();
1080
1081         if (mm == current->active_mm && atomic_read(&mm->mm_users) == 1)
1082                 mm->cpu_vm_mask = cpumask_of_cpu(cpu);
1083         else
1084                 smp_cross_call_masked(&xcall_flush_tlb_pending,
1085                                       ctx, nr, (unsigned long) vaddrs,
1086                                       &mm->cpu_vm_mask);
1087
1088         __flush_tlb_pending(ctx, nr, vaddrs);
1089
1090         put_cpu();
1091 }
1092
1093 void smp_flush_tlb_kernel_range(unsigned long start, unsigned long end)
1094 {
1095         start &= PAGE_MASK;
1096         end    = PAGE_ALIGN(end);
1097         if (start != end) {
1098                 smp_cross_call(&xcall_flush_tlb_kernel_range,
1099                                0, start, end);
1100
1101                 __flush_tlb_kernel_range(start, end);
1102         }
1103 }
1104
1105 /* CPU capture. */
1106 /* #define CAPTURE_DEBUG */
1107 extern unsigned long xcall_capture;
1108
1109 static atomic_t smp_capture_depth = ATOMIC_INIT(0);
1110 static atomic_t smp_capture_registry = ATOMIC_INIT(0);
1111 static unsigned long penguins_are_doing_time;
1112
1113 void smp_capture(void)
1114 {
1115         int result = atomic_add_ret(1, &smp_capture_depth);
1116
1117         if (result == 1) {
1118                 int ncpus = num_online_cpus();
1119
1120 #ifdef CAPTURE_DEBUG
1121                 printk("CPU[%d]: Sending penguins to jail...",
1122                        smp_processor_id());
1123 #endif
1124                 penguins_are_doing_time = 1;
1125                 membar_storestore_loadstore();
1126                 atomic_inc(&smp_capture_registry);
1127                 smp_cross_call(&xcall_capture, 0, 0, 0);
1128                 while (atomic_read(&smp_capture_registry) != ncpus)
1129                         rmb();
1130 #ifdef CAPTURE_DEBUG
1131                 printk("done\n");
1132 #endif
1133         }
1134 }
1135
1136 void smp_release(void)
1137 {
1138         if (atomic_dec_and_test(&smp_capture_depth)) {
1139 #ifdef CAPTURE_DEBUG
1140                 printk("CPU[%d]: Giving pardon to "
1141                        "imprisoned penguins\n",
1142                        smp_processor_id());
1143 #endif
1144                 penguins_are_doing_time = 0;
1145                 membar_storeload_storestore();
1146                 atomic_dec(&smp_capture_registry);
1147         }
1148 }
1149
1150 /* Imprisoned penguins run with %pil == 15, but PSTATE_IE set, so they
1151  * can service tlb flush xcalls...
1152  */
1153 extern void prom_world(int);
1154
1155 void smp_penguin_jailcell(int irq, struct pt_regs *regs)
1156 {
1157         clear_softint(1 << irq);
1158
1159         preempt_disable();
1160
1161         __asm__ __volatile__("flushw");
1162         prom_world(1);
1163         atomic_inc(&smp_capture_registry);
1164         membar_storeload_storestore();
1165         while (penguins_are_doing_time)
1166                 rmb();
1167         atomic_dec(&smp_capture_registry);
1168         prom_world(0);
1169
1170         preempt_enable();
1171 }
1172
1173 /* /proc/profile writes can call this, don't __init it please. */
1174 int setup_profiling_timer(unsigned int multiplier)
1175 {
1176         return -EINVAL;
1177 }
1178
1179 void __init smp_prepare_cpus(unsigned int max_cpus)
1180 {
1181 }
1182
1183 void __devinit smp_prepare_boot_cpu(void)
1184 {
1185 }
1186
1187 void __init smp_setup_processor_id(void)
1188 {
1189         if (tlb_type == spitfire)
1190                 xcall_deliver_impl = spitfire_xcall_deliver;
1191         else if (tlb_type == cheetah || tlb_type == cheetah_plus)
1192                 xcall_deliver_impl = cheetah_xcall_deliver;
1193         else
1194                 xcall_deliver_impl = hypervisor_xcall_deliver;
1195 }
1196
1197 void __devinit smp_fill_in_sib_core_maps(void)
1198 {
1199         unsigned int i;
1200
1201         for_each_present_cpu(i) {
1202                 unsigned int j;
1203
1204                 cpus_clear(cpu_core_map[i]);
1205                 if (cpu_data(i).core_id == 0) {
1206                         cpu_set(i, cpu_core_map[i]);
1207                         continue;
1208                 }
1209
1210                 for_each_present_cpu(j) {
1211                         if (cpu_data(i).core_id ==
1212                             cpu_data(j).core_id)
1213                                 cpu_set(j, cpu_core_map[i]);
1214                 }
1215         }
1216
1217         for_each_present_cpu(i) {
1218                 unsigned int j;
1219
1220                 cpus_clear(per_cpu(cpu_sibling_map, i));
1221                 if (cpu_data(i).proc_id == -1) {
1222                         cpu_set(i, per_cpu(cpu_sibling_map, i));
1223                         continue;
1224                 }
1225
1226                 for_each_present_cpu(j) {
1227                         if (cpu_data(i).proc_id ==
1228                             cpu_data(j).proc_id)
1229                                 cpu_set(j, per_cpu(cpu_sibling_map, i));
1230                 }
1231         }
1232 }
1233
1234 int __cpuinit __cpu_up(unsigned int cpu)
1235 {
1236         int ret = smp_boot_one_cpu(cpu);
1237
1238         if (!ret) {
1239                 cpu_set(cpu, smp_commenced_mask);
1240                 while (!cpu_isset(cpu, cpu_online_map))
1241                         mb();
1242                 if (!cpu_isset(cpu, cpu_online_map)) {
1243                         ret = -ENODEV;
1244                 } else {
1245                         /* On SUN4V, writes to %tick and %stick are
1246                          * not allowed.
1247                          */
1248                         if (tlb_type != hypervisor)
1249                                 smp_synchronize_one_tick(cpu);
1250                 }
1251         }
1252         return ret;
1253 }
1254
1255 #ifdef CONFIG_HOTPLUG_CPU
1256 void cpu_play_dead(void)
1257 {
1258         int cpu = smp_processor_id();
1259         unsigned long pstate;
1260
1261         idle_task_exit();
1262
1263         if (tlb_type == hypervisor) {
1264                 struct trap_per_cpu *tb = &trap_block[cpu];
1265
1266                 sun4v_cpu_qconf(HV_CPU_QUEUE_CPU_MONDO,
1267                                 tb->cpu_mondo_pa, 0);
1268                 sun4v_cpu_qconf(HV_CPU_QUEUE_DEVICE_MONDO,
1269                                 tb->dev_mondo_pa, 0);
1270                 sun4v_cpu_qconf(HV_CPU_QUEUE_RES_ERROR,
1271                                 tb->resum_mondo_pa, 0);
1272                 sun4v_cpu_qconf(HV_CPU_QUEUE_NONRES_ERROR,
1273                                 tb->nonresum_mondo_pa, 0);
1274         }
1275
1276         cpu_clear(cpu, smp_commenced_mask);
1277         membar_safe("#Sync");
1278
1279         local_irq_disable();
1280
1281         __asm__ __volatile__(
1282                 "rdpr   %%pstate, %0\n\t"
1283                 "wrpr   %0, %1, %%pstate"
1284                 : "=r" (pstate)
1285                 : "i" (PSTATE_IE));
1286
1287         while (1)
1288                 barrier();
1289 }
1290
1291 int __cpu_disable(void)
1292 {
1293         int cpu = smp_processor_id();
1294         cpuinfo_sparc *c;
1295         int i;
1296
1297         for_each_cpu_mask(i, cpu_core_map[cpu])
1298                 cpu_clear(cpu, cpu_core_map[i]);
1299         cpus_clear(cpu_core_map[cpu]);
1300
1301         for_each_cpu_mask(i, per_cpu(cpu_sibling_map, cpu))
1302                 cpu_clear(cpu, per_cpu(cpu_sibling_map, i));
1303         cpus_clear(per_cpu(cpu_sibling_map, cpu));
1304
1305         c = &cpu_data(cpu);
1306
1307         c->core_id = 0;
1308         c->proc_id = -1;
1309
1310         spin_lock(&call_lock);
1311         cpu_clear(cpu, cpu_online_map);
1312         spin_unlock(&call_lock);
1313
1314         smp_wmb();
1315
1316         /* Make sure no interrupts point to this cpu.  */
1317         fixup_irqs();
1318
1319         local_irq_enable();
1320         mdelay(1);
1321         local_irq_disable();
1322
1323         return 0;
1324 }
1325
1326 void __cpu_die(unsigned int cpu)
1327 {
1328         int i;
1329
1330         for (i = 0; i < 100; i++) {
1331                 smp_rmb();
1332                 if (!cpu_isset(cpu, smp_commenced_mask))
1333                         break;
1334                 msleep(100);
1335         }
1336         if (cpu_isset(cpu, smp_commenced_mask)) {
1337                 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1338         } else {
1339 #if defined(CONFIG_SUN_LDOMS)
1340                 unsigned long hv_err;
1341                 int limit = 100;
1342
1343                 do {
1344                         hv_err = sun4v_cpu_stop(cpu);
1345                         if (hv_err == HV_EOK) {
1346                                 cpu_clear(cpu, cpu_present_map);
1347                                 break;
1348                         }
1349                 } while (--limit > 0);
1350                 if (limit <= 0) {
1351                         printk(KERN_ERR "sun4v_cpu_stop() fails err=%lu\n",
1352                                hv_err);
1353                 }
1354 #endif
1355         }
1356 }
1357 #endif
1358
1359 void __init smp_cpus_done(unsigned int max_cpus)
1360 {
1361 }
1362
1363 void smp_send_reschedule(int cpu)
1364 {
1365         xcall_deliver((u64) &xcall_receive_signal, 0, 0,
1366                       &cpumask_of_cpu(cpu));
1367 }
1368
1369 void smp_receive_signal_client(int irq, struct pt_regs *regs)
1370 {
1371         clear_softint(1 << irq);
1372 }
1373
1374 /* This is a nop because we capture all other cpus
1375  * anyways when making the PROM active.
1376  */
1377 void smp_send_stop(void)
1378 {
1379 }
1380
1381 unsigned long __per_cpu_base __read_mostly;
1382 unsigned long __per_cpu_shift __read_mostly;
1383
1384 EXPORT_SYMBOL(__per_cpu_base);
1385 EXPORT_SYMBOL(__per_cpu_shift);
1386
1387 void __init real_setup_per_cpu_areas(void)
1388 {
1389         unsigned long paddr, goal, size, i;
1390         char *ptr;
1391
1392         /* Copy section for each CPU (we discard the original) */
1393         goal = PERCPU_ENOUGH_ROOM;
1394
1395         __per_cpu_shift = PAGE_SHIFT;
1396         for (size = PAGE_SIZE; size < goal; size <<= 1UL)
1397                 __per_cpu_shift++;
1398
1399         paddr = lmb_alloc(size * NR_CPUS, PAGE_SIZE);
1400         if (!paddr) {
1401                 prom_printf("Cannot allocate per-cpu memory.\n");
1402                 prom_halt();
1403         }
1404
1405         ptr = __va(paddr);
1406         __per_cpu_base = ptr - __per_cpu_start;
1407
1408         for (i = 0; i < NR_CPUS; i++, ptr += size)
1409                 memcpy(ptr, __per_cpu_start, __per_cpu_end - __per_cpu_start);
1410
1411         /* Setup %g5 for the boot cpu.  */
1412         __local_per_cpu_offset = __per_cpu_offset(smp_processor_id());
1413 }