]> www.pilppa.org Git - linux-2.6-omap-h63xx.git/blob - arch/arm/mach-omap2/prm.h
34XX: Add miscellaneous definitions related to 34xx
[linux-2.6-omap-h63xx.git] / arch / arm / mach-omap2 / prm.h
1 #ifndef __ARCH_ARM_MACH_OMAP2_PRM_H
2 #define __ARCH_ARM_MACH_OMAP2_PRM_H
3
4 /*
5  * OMAP2/3 Power/Reset Management (PRM) register definitions
6  *
7  * Copyright (C) 2007-2008 Texas Instruments, Inc.
8  * Copyright (C) 2007-2008 Nokia Corporation
9  *
10  * Written by Paul Walmsley
11  *
12  * This program is free software; you can redistribute it and/or modify
13  * it under the terms of the GNU General Public License version 2 as
14  * published by the Free Software Foundation.
15  */
16
17 #include "prcm-common.h"
18
19 #ifndef __ASSEMBLER__
20 #define OMAP_PRM_REGADDR(module, reg)                                   \
21         (__force void __iomem *)IO_ADDRESS(OMAP2_PRM_BASE + (module) + (reg))
22 #else
23 #define OMAP2420_PRM_REGADDR(module, reg)                               \
24                         IO_ADDRESS(OMAP2420_PRM_BASE + (module) + (reg))
25 #define OMAP2430_PRM_REGADDR(module, reg)                               \
26                         IO_ADDRESS(OMAP2430_PRM_BASE + (module) + (reg))
27 #define OMAP34XX_PRM_REGADDR(module, reg)                               \
28                         IO_ADDRESS(OMAP3430_PRM_BASE + (module) + (reg))
29 #endif
30
31 /*
32  * Architecture-specific global PRM registers
33  * Use __raw_{read,write}l() with these registers.
34  *
35  * With a few exceptions, these are the register names beginning with
36  * PRCM_* on 24xx, and PRM_* on 34xx.  (The exceptions are the
37  * IRQSTATUS and IRQENABLE bits.)
38  *
39  */
40
41 #define OMAP24XX_PRCM_REVISION          OMAP_PRM_REGADDR(OCP_MOD, 0x0000)
42 #define OMAP24XX_PRCM_SYSCONFIG         OMAP_PRM_REGADDR(OCP_MOD, 0x0010)
43
44 #define OMAP24XX_PRCM_IRQSTATUS_MPU     OMAP_PRM_REGADDR(OCP_MOD, 0x0018)
45 #define OMAP24XX_PRCM_IRQENABLE_MPU     OMAP_PRM_REGADDR(OCP_MOD, 0x001c)
46
47 #define OMAP24XX_PRCM_VOLTCTRL          OMAP_PRM_REGADDR(OCP_MOD, 0x0050)
48 #define OMAP24XX_PRCM_VOLTST            OMAP_PRM_REGADDR(OCP_MOD, 0x0054)
49 #define OMAP24XX_PRCM_CLKSRC_CTRL       OMAP_PRM_REGADDR(OCP_MOD, 0x0060)
50 #define OMAP24XX_PRCM_CLKOUT_CTRL       OMAP_PRM_REGADDR(OCP_MOD, 0x0070)
51 #define OMAP24XX_PRCM_CLKEMUL_CTRL      OMAP_PRM_REGADDR(OCP_MOD, 0x0078)
52 #define OMAP24XX_PRCM_CLKCFG_CTRL       OMAP_PRM_REGADDR(OCP_MOD, 0x0080)
53 #define OMAP24XX_PRCM_CLKCFG_STATUS     OMAP_PRM_REGADDR(OCP_MOD, 0x0084)
54 #define OMAP24XX_PRCM_VOLTSETUP         OMAP_PRM_REGADDR(OCP_MOD, 0x0090)
55 #define OMAP24XX_PRCM_CLKSSETUP         OMAP_PRM_REGADDR(OCP_MOD, 0x0094)
56 #define OMAP24XX_PRCM_POLCTRL           OMAP_PRM_REGADDR(OCP_MOD, 0x0098)
57
58 #define OMAP3430_PRM_REVISION           OMAP_PRM_REGADDR(OCP_MOD, 0x0004)
59 #define OMAP3430_PRM_SYSCONFIG          OMAP_PRM_REGADDR(OCP_MOD, 0x0014)
60
61 #define OMAP3430_PRM_IRQSTATUS_MPU      OMAP_PRM_REGADDR(OCP_MOD, 0x0018)
62 #define OMAP3430_PRM_IRQENABLE_MPU      OMAP_PRM_REGADDR(OCP_MOD, 0x001c)
63
64 #define OMAP3430_PRM_VC_SMPS_SA         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0020)
65 #define OMAP3430_PRM_VC_SMPS_VOL_RA     OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0024)
66 #define OMAP3430_PRM_VC_SMPS_CMD_RA     OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0028)
67 #define OMAP3430_PRM_VC_CMD_VAL_0       OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x002c)
68 #define OMAP3430_PRM_VC_CMD_VAL_1       OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0030)
69 #define OMAP3430_PRM_VC_CH_CONF         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0034)
70 #define OMAP3430_PRM_VC_I2C_CFG         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0038)
71 #define OMAP3430_PRM_VC_BYPASS_VAL      OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x003c)
72 #define OMAP3430_PRM_RSTCTRL            OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0050)
73 #define OMAP3430_PRM_RSTTIME            OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0054)
74 #define OMAP3430_PRM_RSTST              OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0058)
75 #define OMAP3430_PRM_VOLTCTRL           OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0060)
76 #define OMAP3430_PRM_SRAM_PCHARGE       OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0064)
77 #define OMAP3430_PRM_CLKSRC_CTRL        OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0070)
78 #define OMAP3430_PRM_VOLTSETUP1         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0090)
79 #define OMAP3430_PRM_VOLTOFFSET         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0094)
80 #define OMAP3430_PRM_CLKSETUP           OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0098)
81 #define OMAP3430_PRM_POLCTRL            OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x009c)
82 #define OMAP3430_PRM_VOLTSETUP2         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00a0)
83 #define OMAP3430_PRM_VP1_CONFIG         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b0)
84 #define OMAP3430_PRM_VP1_VSTEPMIN       OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b4)
85 #define OMAP3430_PRM_VP1_VSTEPMAX       OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b8)
86 #define OMAP3430_PRM_VP1_VLIMITTO       OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00bc)
87 #define OMAP3430_PRM_VP1_VOLTAGE        OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c0)
88 #define OMAP3430_PRM_VP1_STATUS         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c4)
89 #define OMAP3430_PRM_VP2_CONFIG         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d0)
90 #define OMAP3430_PRM_VP2_VSTEPMIN       OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d4)
91 #define OMAP3430_PRM_VP2_VSTEPMAX       OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d8)
92 #define OMAP3430_PRM_VP2_VLIMITTO       OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00dc)
93 #define OMAP3430_PRM_VP2_VOLTAGE        OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e0)
94 #define OMAP3430_PRM_VP2_STATUS         OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e4)
95
96 #define OMAP3430_PRM_CLKSEL             OMAP_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0040)
97 #define OMAP3430_PRM_CLKOUT_CTRL        OMAP_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
98
99 #ifndef __ASSEMBLER__
100
101 /* Read-modify-write bits in a PRM register */
102 static __inline__ u32 __attribute__((unused)) prm_rmw_reg_bits(u32 mask,
103                                                 u32 bits, void __iomem *va)
104 {
105         u32 v;
106
107         v = __raw_readl(va);
108         v &= ~mask;
109         v |= bits;
110         __raw_writel(v, va);
111
112         return v;
113 }
114
115 #endif
116
117 /*
118  * Module specific PRM registers from PRM_BASE + domain offset
119  *
120  * Use prm_{read,write}_mod_reg() with these registers.
121  *
122  * With a few exceptions, these are the register names beginning with
123  * {PM,RM}_* on both architectures.  (The exceptions are the IRQSTATUS
124  * and IRQENABLE bits.)
125  *
126  */
127
128 /* Registers appearing on both 24xx and 34xx */
129
130 #define RM_RSTCTRL                                      0x0050
131 #define RM_RSTTIME                                      0x0054
132 #define RM_RSTST                                        0x0058
133
134 #define PM_WKEN                                         0x00a0
135 #define PM_WKEN1                                        PM_WKEN
136 #define PM_WKST                                         0x00b0
137 #define PM_WKST1                                        PM_WKST
138 #define PM_WKDEP                                        0x00c8
139 #define PM_EVGENCTRL                                    0x00d4
140 #define PM_EVGENONTIM                                   0x00d8
141 #define PM_EVGENOFFTIM                                  0x00dc
142 #define PM_PWSTCTRL                                     0x00e0
143 #define PM_PWSTST                                       0x00e4
144
145 /* Omap2 specific registers */
146 #define OMAP24XX_PM_WKEN2                               0x00a4
147 #define OMAP24XX_PM_WKST2                               0x00b4
148
149 #define OMAP24XX_PRCM_IRQSTATUS_DSP                     0x00f0  /* IVA mod */
150 #define OMAP24XX_PRCM_IRQENABLE_DSP                     0x00f4  /* IVA mod */
151 #define OMAP24XX_PRCM_IRQSTATUS_IVA                     0x00f8
152 #define OMAP24XX_PRCM_IRQENABLE_IVA                     0x00fc
153
154 /* Omap3 specific registers */
155 #define OMAP3430ES2_PM_WKEN3                            0x00f0
156 #define OMAP3430ES2_PM_WKST3                            0x00b8
157
158 #define OMAP3430_PM_MPUGRPSEL                           0x00a4
159 #define OMAP3430_PM_MPUGRPSEL1                          OMAP3430_PM_MPUGRPSEL
160
161 #define OMAP3430_PM_IVAGRPSEL                           0x00a8
162 #define OMAP3430_PM_IVAGRPSEL1                          OMAP3430_PM_IVAGRPSEL
163
164 #define OMAP3430_PM_PREPWSTST                           0x00e8
165
166 #define OMAP3430_PRM_IRQSTATUS_IVA2                     0x00f8
167 #define OMAP3430_PRM_IRQENABLE_IVA2                     0x00fc
168
169 #ifndef __ASSEMBLER__
170
171 /* Read-modify-write bits in a PRM register (by domain) */
172 static u32 __attribute__((unused)) prm_rmw_mod_reg_bits(u32 mask, u32 bits,
173                                                         s16 module, s16 idx)
174 {
175         return prm_rmw_reg_bits(mask, bits, OMAP_PRM_REGADDR(module, idx));
176 }
177
178 static u32 __attribute__((unused)) prm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
179 {
180         return prm_rmw_mod_reg_bits(bits, bits, module, idx);
181 }
182
183 static u32 __attribute__((unused)) prm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
184 {
185         return prm_rmw_mod_reg_bits(bits, 0x0, module, idx);
186 }
187
188 /* Power/reset management domain register get/set */
189
190 static __inline__ void __attribute__((unused)) prm_write_mod_reg(u32 val,
191                                                         s16 module, s16 idx)
192 {
193         __raw_writel(val, OMAP_PRM_REGADDR(module, idx));
194 }
195
196 static __inline__ u32 __attribute__((unused)) prm_read_mod_reg(s16 module,
197                                                         s16 idx)
198 {
199         return __raw_readl(OMAP_PRM_REGADDR(module, idx));
200 }
201
202 #endif
203
204 /*
205  * Bits common to specific registers
206  *
207  * The 3430 register and bit names are generally used,
208  * since they tend to make more sense
209  */
210
211 /* PM_EVGENONTIM_MPU */
212 /* Named PM_EVEGENONTIM_MPU on the 24XX */
213 #define OMAP_ONTIMEVAL_SHIFT                            0
214 #define OMAP_ONTIMEVAL_MASK                             (0xffffffff << 0)
215
216 /* PM_EVGENOFFTIM_MPU */
217 /* Named PM_EVEGENOFFTIM_MPU on the 24XX */
218 #define OMAP_OFFTIMEVAL_SHIFT                           0
219 #define OMAP_OFFTIMEVAL_MASK                            (0xffffffff << 0)
220
221 /* PRM_CLKSETUP and PRCM_VOLTSETUP */
222 /* Named PRCM_CLKSSETUP on the 24XX */
223 #define OMAP_SETUP_TIME_SHIFT                           0
224 #define OMAP_SETUP_TIME_MASK                            (0xffff << 0)
225
226 /* PRM_CLKSRC_CTRL */
227 /* Named PRCM_CLKSRC_CTRL on the 24XX */
228 #define OMAP_SYSCLKDIV_SHIFT                            6
229 #define OMAP_SYSCLKDIV_MASK                             (0x3 << 6)
230 #define OMAP_AUTOEXTCLKMODE_SHIFT                       3
231 #define OMAP_AUTOEXTCLKMODE_MASK                        (0x3 << 3)
232 #define OMAP_SYSCLKSEL_SHIFT                            0
233 #define OMAP_SYSCLKSEL_MASK                             (0x3 << 0)
234
235 /* PM_EVGENCTRL_MPU */
236 #define OMAP_OFFLOADMODE_SHIFT                          3
237 #define OMAP_OFFLOADMODE_MASK                           (0x3 << 3)
238 #define OMAP_ONLOADMODE_SHIFT                           1
239 #define OMAP_ONLOADMODE_MASK                            (0x3 << 1)
240 #define OMAP_ENABLE                                     (1 << 0)
241
242 /* PRM_RSTTIME */
243 /* Named RM_RSTTIME_WKUP on the 24xx */
244 #define OMAP_RSTTIME2_SHIFT                             8
245 #define OMAP_RSTTIME2_MASK                              (0x1f << 8)
246 #define OMAP_RSTTIME1_SHIFT                             0
247 #define OMAP_RSTTIME1_MASK                              (0xff << 0)
248
249 /* PRM_RSTCTRL */
250 /* Named RM_RSTCTRL_WKUP on the 24xx */
251 /* 2420 calls RST_DPLL3 'RST_DPLL' */
252 #define OMAP_RST_DPLL3                                  (1 << 2)
253 #define OMAP_RST_GS                                     (1 << 1)
254
255
256 /*
257  * Bits common to module-shared registers
258  *
259  * Not all registers of a particular type support all of these bits -
260  * check TRM if you are unsure
261  */
262
263 /*
264  * 24XX: PM_PWSTST_CORE, PM_PWSTST_GFX, PM_PWSTST_MPU, PM_PWSTST_DSP
265  *
266  * 2430: PM_PWSTST_MDM
267  *
268  * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
269  *       PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
270  *       PM_PWSTST_NEON
271  */
272 #define OMAP_INTRANSITION                               (1 << 20)
273
274
275 /*
276  * 24XX: PM_PWSTST_GFX, PM_PWSTST_DSP
277  *
278  * 2430: PM_PWSTST_MDM
279  *
280  * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
281  *       PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
282  *       PM_PWSTST_NEON
283  */
284 #define OMAP_POWERSTATEST_SHIFT                         0
285 #define OMAP_POWERSTATEST_MASK                          (0x3 << 0)
286
287 /*
288  * 24XX: RM_RSTST_MPU and RM_RSTST_DSP - on 24XX, 'COREDOMAINWKUP_RST' is
289  *       called 'COREWKUP_RST'
290  *
291  * 3430: RM_RSTST_IVA2, RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSS,
292  *       RM_RSTST_CAM, RM_RSTST_PER, RM_RSTST_NEON
293  */
294 #define OMAP_COREDOMAINWKUP_RST                         (1 << 3)
295
296 /*
297  * 24XX: RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSP
298  *
299  * 2430: RM_RSTST_MDM
300  *
301  * 3430: RM_RSTST_CORE, RM_RSTST_EMU
302  */
303 #define OMAP_DOMAINWKUP_RST                             (1 << 2)
304
305 /*
306  * 24XX: RM_RSTST_MPU, RM_RSTST_WKUP, RM_RSTST_DSP
307  *       On 24XX, 'GLOBALWARM_RST' is called 'GLOBALWMPU_RST'.
308  *
309  * 2430: RM_RSTST_MDM
310  *
311  * 3430: RM_RSTST_CORE, RM_RSTST_EMU
312  */
313 #define OMAP_GLOBALWARM_RST                             (1 << 1)
314 #define OMAP_GLOBALCOLD_RST                             (1 << 0)
315
316 /*
317  * 24XX: PM_WKDEP_GFX, PM_WKDEP_MPU, PM_WKDEP_CORE, PM_WKDEP_DSP
318  *       2420 TRM sometimes uses "EN_WAKEUP" instead of "EN_WKUP"
319  *
320  * 2430: PM_WKDEP_MDM
321  *
322  * 3430: PM_WKDEP_IVA2, PM_WKDEP_GFX, PM_WKDEP_DSS, PM_WKDEP_CAM,
323  *       PM_WKDEP_PER
324  */
325 #define OMAP_EN_WKUP_SHIFT                              4
326 #define OMAP_EN_WKUP_MASK                               (1 << 4)
327
328 /*
329  * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
330  *       PM_PWSTCTRL_DSP
331  *
332  * 2430: PM_PWSTCTRL_MDM
333  *
334  * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
335  *       PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
336  *       PM_PWSTCTRL_NEON
337  */
338 #define OMAP_LOGICRETSTATE                              (1 << 2)
339
340 /*
341  * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
342  *       PM_PWSTCTRL_DSP, PM_PWSTST_MPU
343  *
344  * 2430: PM_PWSTCTRL_MDM shared bits
345  *
346  * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE,
347  *       PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
348  *       PM_PWSTCTRL_NEON shared bits
349  */
350 #define OMAP_POWERSTATE_SHIFT                           0
351 #define OMAP_POWERSTATE_MASK                            (0x3 << 0)
352
353
354 #endif