]> www.pilppa.org Git - linux-2.6-omap-h63xx.git/blob - arch/arm/mach-omap2/cm.h
1d5afee7a6cacd61bb17987e0f9c5180158a57b0
[linux-2.6-omap-h63xx.git] / arch / arm / mach-omap2 / cm.h
1 #ifndef __ARCH_ASM_MACH_OMAP2_CM_H
2 #define __ARCH_ASM_MACH_OMAP2_CM_H
3
4 /*
5  * OMAP2/3 Clock Management (CM) register definitions
6  *
7  * Copyright (C) 2007-2008 Texas Instruments, Inc.
8  * Copyright (C) 2007-2008 Nokia Corporation
9  *
10  * Written by Paul Walmsley
11  *
12  * This program is free software; you can redistribute it and/or modify
13  * it under the terms of the GNU General Public License version 2 as
14  * published by the Free Software Foundation.
15  */
16
17 #include "prcm-common.h"
18
19 #ifndef __ASSEMBLER__
20 #define OMAP_CM_REGADDR(module, reg)                                    \
21         (__force void __iomem *)IO_ADDRESS(OMAP2_CM_BASE + (module) + (reg))
22 #else
23 #define OMAP2420_CM_REGADDR(module, reg)                                \
24                         IO_ADDRESS(OMAP2420_CM_BASE + (module) + (reg))
25 #define OMAP2430_CM_REGADDR(module, reg)                                \
26                         IO_ADDRESS(OMAP2430_CM_BASE + (module) + (reg))
27 #define OMAP34XX_CM_REGADDR(module, reg)                                \
28                         IO_ADDRESS(OMAP3430_CM_BASE + (module) + (reg))
29 #endif
30
31 /*
32  * Architecture-specific global CM registers
33  * Use cm_{read,write}_reg() with these registers.
34  * These registers appear once per CM module.
35  */
36
37 #define OMAP3430_CM_REVISION            OMAP_CM_REGADDR(OCP_MOD, 0x0000)
38 #define OMAP3430_CM_SYSCONFIG           OMAP_CM_REGADDR(OCP_MOD, 0x0010)
39 #define OMAP3430_CM_POLCTRL             OMAP_CM_REGADDR(OCP_MOD, 0x009c)
40
41 #define OMAP3430_CM_CLKOUT_CTRL         OMAP_CM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
42
43 #ifndef __ASSEMBLER__
44
45 /* Read-modify-write bits in a CM register */
46 static __inline__ u32 __attribute__((unused)) cm_rmw_reg_bits(u32 mask,
47                                                 u32 bits, void __iomem *va)
48 {
49         u32 v;
50
51         v = __raw_readl(va);
52         v &= ~mask;
53         v |= bits;
54         __raw_writel(v, va);
55
56         return v;
57 }
58
59 #endif
60
61 /*
62  * Module specific CM registers from CM_BASE + domain offset
63  * Use cm_{read,write}_mod_reg() with these registers.
64  * These register offsets generally appear in more than one PRCM submodule.
65  */
66
67 /* Common between 24xx and 34xx */
68
69 #define CM_FCLKEN                                       0x0000
70 #define CM_FCLKEN1                                      CM_FCLKEN
71 #define CM_CLKEN                                        CM_FCLKEN
72 #define CM_ICLKEN                                       0x0010
73 #define CM_ICLKEN1                                      CM_ICLKEN
74 #define CM_ICLKEN2                                      0x0014
75 #define CM_ICLKEN3                                      0x0018
76 #define CM_IDLEST                                       0x0020
77 #define CM_IDLEST1                                      CM_IDLEST
78 #define CM_IDLEST2                                      0x0024
79 #define CM_AUTOIDLE                                     0x0030
80 #define CM_AUTOIDLE1                                    CM_AUTOIDLE
81 #define CM_AUTOIDLE2                                    0x0034
82 #define CM_AUTOIDLE3                                    0x0038
83 #define CM_CLKSEL                                       0x0040
84 #define CM_CLKSEL1                                      CM_CLKSEL
85 #define CM_CLKSEL2                                      0x0044
86 #define CM_CLKSTCTRL                                    0x0048
87
88 /* Architecture-specific registers */
89
90 #define OMAP24XX_CM_FCLKEN2                             0x0004
91 #define OMAP24XX_CM_ICLKEN4                             0x001c
92 #define OMAP24XX_CM_AUTOIDLE4                           0x003c
93
94 #define OMAP2430_CM_IDLEST3                             0x0028
95
96 #define OMAP3430_CM_CLKEN_PLL                           0x0004
97 #define OMAP3430ES2_CM_CLKEN2                           0x0004
98 #define OMAP3430ES2_CM_FCLKEN3                          0x0008
99 #define OMAP3430_CM_IDLEST_PLL                          CM_IDLEST2
100 #define OMAP3430_CM_AUTOIDLE_PLL                        CM_AUTOIDLE2
101 #define OMAP3430ES2_CM_AUTOIDLE2_PLL                    CM_AUTOIDLE2
102 #define OMAP3430_CM_CLKSEL1                             CM_CLKSEL
103 #define OMAP3430_CM_CLKSEL1_PLL                         CM_CLKSEL
104 #define OMAP3430_CM_CLKSEL2_PLL                         CM_CLKSEL2
105 #define OMAP3430_CM_SLEEPDEP                            CM_CLKSEL2
106 #define OMAP3430_CM_CLKSEL3                             CM_CLKSTCTRL
107 #define OMAP3430_CM_CLKSTST                             0x004c
108 #define OMAP3430ES2_CM_CLKSEL4                          0x004c
109 #define OMAP3430ES2_CM_CLKSEL5                          0x0050
110 #define OMAP3430_CM_CLKSEL2_EMU                         0x0050
111 #define OMAP3430_CM_CLKSEL3_EMU                         0x0054
112
113
114 /* Clock management domain register get/set */
115
116 #ifndef __ASSEMBLER__
117
118 extern u32 cm_read_mod_reg(s16 module, u16 idx);
119 extern void cm_write_mod_reg(u32 val, s16 module, u16 idx);
120
121 /* Read-modify-write bits in a CM register (by domain) */
122 static __inline__ u32 __attribute__((unused)) cm_rmw_mod_reg_bits(u32 mask,
123                                                 u32 bits, s16 module, s16 idx)
124 {
125         return cm_rmw_reg_bits(mask, bits, OMAP_CM_REGADDR(module, idx));
126 }
127
128 static __inline__ u32 __attribute__((unused)) cm_set_mod_reg_bits(u32 bits,
129                                                         s16 module, s16 idx)
130 {
131         return cm_rmw_mod_reg_bits(bits, bits, module, idx);
132 }
133
134 static __inline__ u32 __attribute__((unused)) cm_clear_mod_reg_bits(u32 bits,
135                                                         s16 module, s16 idx)
136 {
137         return cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
138 }
139
140 #endif
141
142 /* CM register bits shared between 24XX and 3430 */
143
144 /* CM_CLKSEL_GFX */
145 #define OMAP_CLKSEL_GFX_SHIFT                           0
146 #define OMAP_CLKSEL_GFX_MASK                            (0x7 << 0)
147
148 /* CM_ICLKEN_GFX */
149 #define OMAP_EN_GFX_SHIFT                               0
150 #define OMAP_EN_GFX                                     (1 << 0)
151
152 /* CM_IDLEST_GFX */
153 #define OMAP_ST_GFX                                     (1 << 0)
154
155
156 #endif