]> www.pilppa.org Git - linux-2.6-omap-h63xx.git/blob - arch/arm/mach-at91/at91sam9rl_devices.c
[ARM] 4909/1: [AT91] Timer/Counter Block platform_devices
[linux-2.6-omap-h63xx.git] / arch / arm / mach-at91 / at91sam9rl_devices.c
1 /*
2  *  Copyright (C) 2007 Atmel Corporation
3  *
4  * This file is subject to the terms and conditions of the GNU General Public
5  * License.  See the file COPYING in the main directory of this archive for
6  * more details.
7  */
8
9 #include <asm/mach/arch.h>
10 #include <asm/mach/map.h>
11
12 #include <linux/dma-mapping.h>
13 #include <linux/platform_device.h>
14 #include <linux/i2c-gpio.h>
15
16 #include <linux/fb.h>
17 #include <video/atmel_lcdc.h>
18
19 #include <asm/arch/board.h>
20 #include <asm/arch/gpio.h>
21 #include <asm/arch/at91sam9rl.h>
22 #include <asm/arch/at91sam9rl_matrix.h>
23 #include <asm/arch/at91sam9_smc.h>
24
25 #include "generic.h"
26
27
28 /* --------------------------------------------------------------------
29  *  MMC / SD
30  * -------------------------------------------------------------------- */
31
32 #if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
33 static u64 mmc_dmamask = DMA_BIT_MASK(32);
34 static struct at91_mmc_data mmc_data;
35
36 static struct resource mmc_resources[] = {
37         [0] = {
38                 .start  = AT91SAM9RL_BASE_MCI,
39                 .end    = AT91SAM9RL_BASE_MCI + SZ_16K - 1,
40                 .flags  = IORESOURCE_MEM,
41         },
42         [1] = {
43                 .start  = AT91SAM9RL_ID_MCI,
44                 .end    = AT91SAM9RL_ID_MCI,
45                 .flags  = IORESOURCE_IRQ,
46         },
47 };
48
49 static struct platform_device at91sam9rl_mmc_device = {
50         .name           = "at91_mci",
51         .id             = -1,
52         .dev            = {
53                                 .dma_mask               = &mmc_dmamask,
54                                 .coherent_dma_mask      = DMA_BIT_MASK(32),
55                                 .platform_data          = &mmc_data,
56         },
57         .resource       = mmc_resources,
58         .num_resources  = ARRAY_SIZE(mmc_resources),
59 };
60
61 void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
62 {
63         if (!data)
64                 return;
65
66         /* input/irq */
67         if (data->det_pin) {
68                 at91_set_gpio_input(data->det_pin, 1);
69                 at91_set_deglitch(data->det_pin, 1);
70         }
71         if (data->wp_pin)
72                 at91_set_gpio_input(data->wp_pin, 1);
73         if (data->vcc_pin)
74                 at91_set_gpio_output(data->vcc_pin, 0);
75
76         /* CLK */
77         at91_set_A_periph(AT91_PIN_PA2, 0);
78
79         /* CMD */
80         at91_set_A_periph(AT91_PIN_PA1, 1);
81
82         /* DAT0, maybe DAT1..DAT3 */
83         at91_set_A_periph(AT91_PIN_PA0, 1);
84         if (data->wire4) {
85                 at91_set_A_periph(AT91_PIN_PA3, 1);
86                 at91_set_A_periph(AT91_PIN_PA4, 1);
87                 at91_set_A_periph(AT91_PIN_PA5, 1);
88         }
89
90         mmc_data = *data;
91         platform_device_register(&at91sam9rl_mmc_device);
92 }
93 #else
94 void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
95 #endif
96
97
98 /* --------------------------------------------------------------------
99  *  NAND / SmartMedia
100  * -------------------------------------------------------------------- */
101
102 #if defined(CONFIG_MTD_NAND_AT91) || defined(CONFIG_MTD_NAND_AT91_MODULE)
103 static struct at91_nand_data nand_data;
104
105 #define NAND_BASE       AT91_CHIPSELECT_3
106
107 static struct resource nand_resources[] = {
108         [0] = {
109                 .start  = NAND_BASE,
110                 .end    = NAND_BASE + SZ_256M - 1,
111                 .flags  = IORESOURCE_MEM,
112         },
113         [1] = {
114                 .start  = AT91_BASE_SYS + AT91_ECC,
115                 .end    = AT91_BASE_SYS + AT91_ECC + SZ_512 - 1,
116                 .flags  = IORESOURCE_MEM,
117         }
118 };
119
120 static struct platform_device at91_nand_device = {
121         .name           = "at91_nand",
122         .id             = -1,
123         .dev            = {
124                                 .platform_data  = &nand_data,
125         },
126         .resource       = nand_resources,
127         .num_resources  = ARRAY_SIZE(nand_resources),
128 };
129
130 void __init at91_add_device_nand(struct at91_nand_data *data)
131 {
132         unsigned long csa;
133
134         if (!data)
135                 return;
136
137         csa = at91_sys_read(AT91_MATRIX_EBICSA);
138         at91_sys_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
139
140         /* set the bus interface characteristics */
141         at91_sys_write(AT91_SMC_SETUP(3), AT91_SMC_NWESETUP_(0) | AT91_SMC_NCS_WRSETUP_(0)
142                         | AT91_SMC_NRDSETUP_(0) | AT91_SMC_NCS_RDSETUP_(0));
143
144         at91_sys_write(AT91_SMC_PULSE(3), AT91_SMC_NWEPULSE_(2) | AT91_SMC_NCS_WRPULSE_(5)
145                         | AT91_SMC_NRDPULSE_(2) | AT91_SMC_NCS_RDPULSE_(5));
146
147         at91_sys_write(AT91_SMC_CYCLE(3), AT91_SMC_NWECYCLE_(7) | AT91_SMC_NRDCYCLE_(7));
148
149         at91_sys_write(AT91_SMC_MODE(3), AT91_SMC_DBW_8 | AT91_SMC_READMODE | AT91_SMC_WRITEMODE | AT91_SMC_EXNWMODE_DISABLE | AT91_SMC_TDF_(1));
150
151         /* enable pin */
152         if (data->enable_pin)
153                 at91_set_gpio_output(data->enable_pin, 1);
154
155         /* ready/busy pin */
156         if (data->rdy_pin)
157                 at91_set_gpio_input(data->rdy_pin, 1);
158
159         /* card detect pin */
160         if (data->det_pin)
161                 at91_set_gpio_input(data->det_pin, 1);
162
163         at91_set_A_periph(AT91_PIN_PB4, 0);             /* NANDOE */
164         at91_set_A_periph(AT91_PIN_PB5, 0);             /* NANDWE */
165
166         nand_data = *data;
167         platform_device_register(&at91_nand_device);
168 }
169
170 #else
171 void __init at91_add_device_nand(struct at91_nand_data *data) {}
172 #endif
173
174
175 /* --------------------------------------------------------------------
176  *  TWI (i2c)
177  * -------------------------------------------------------------------- */
178
179 /*
180  * Prefer the GPIO code since the TWI controller isn't robust
181  * (gets overruns and underruns under load) and can only issue
182  * repeated STARTs in one scenario (the driver doesn't yet handle them).
183  */
184 #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
185
186 static struct i2c_gpio_platform_data pdata = {
187         .sda_pin                = AT91_PIN_PA23,
188         .sda_is_open_drain      = 1,
189         .scl_pin                = AT91_PIN_PA24,
190         .scl_is_open_drain      = 1,
191         .udelay                 = 2,            /* ~100 kHz */
192 };
193
194 static struct platform_device at91sam9rl_twi_device = {
195         .name                   = "i2c-gpio",
196         .id                     = -1,
197         .dev.platform_data      = &pdata,
198 };
199
200 void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
201 {
202         at91_set_GPIO_periph(AT91_PIN_PA23, 1);         /* TWD (SDA) */
203         at91_set_multi_drive(AT91_PIN_PA23, 1);
204
205         at91_set_GPIO_periph(AT91_PIN_PA24, 1);         /* TWCK (SCL) */
206         at91_set_multi_drive(AT91_PIN_PA24, 1);
207
208         i2c_register_board_info(0, devices, nr_devices);
209         platform_device_register(&at91sam9rl_twi_device);
210 }
211
212 #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
213
214 static struct resource twi_resources[] = {
215         [0] = {
216                 .start  = AT91SAM9RL_BASE_TWI0,
217                 .end    = AT91SAM9RL_BASE_TWI0 + SZ_16K - 1,
218                 .flags  = IORESOURCE_MEM,
219         },
220         [1] = {
221                 .start  = AT91SAM9RL_ID_TWI0,
222                 .end    = AT91SAM9RL_ID_TWI0,
223                 .flags  = IORESOURCE_IRQ,
224         },
225 };
226
227 static struct platform_device at91sam9rl_twi_device = {
228         .name           = "at91_i2c",
229         .id             = -1,
230         .resource       = twi_resources,
231         .num_resources  = ARRAY_SIZE(twi_resources),
232 };
233
234 void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
235 {
236         /* pins used for TWI interface */
237         at91_set_A_periph(AT91_PIN_PA23, 0);            /* TWD */
238         at91_set_multi_drive(AT91_PIN_PA23, 1);
239
240         at91_set_A_periph(AT91_PIN_PA24, 0);            /* TWCK */
241         at91_set_multi_drive(AT91_PIN_PA24, 1);
242
243         i2c_register_board_info(0, devices, nr_devices);
244         platform_device_register(&at91sam9rl_twi_device);
245 }
246 #else
247 void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
248 #endif
249
250
251 /* --------------------------------------------------------------------
252  *  SPI
253  * -------------------------------------------------------------------- */
254
255 #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
256 static u64 spi_dmamask = DMA_BIT_MASK(32);
257
258 static struct resource spi_resources[] = {
259         [0] = {
260                 .start  = AT91SAM9RL_BASE_SPI,
261                 .end    = AT91SAM9RL_BASE_SPI + SZ_16K - 1,
262                 .flags  = IORESOURCE_MEM,
263         },
264         [1] = {
265                 .start  = AT91SAM9RL_ID_SPI,
266                 .end    = AT91SAM9RL_ID_SPI,
267                 .flags  = IORESOURCE_IRQ,
268         },
269 };
270
271 static struct platform_device at91sam9rl_spi_device = {
272         .name           = "atmel_spi",
273         .id             = 0,
274         .dev            = {
275                                 .dma_mask               = &spi_dmamask,
276                                 .coherent_dma_mask      = DMA_BIT_MASK(32),
277         },
278         .resource       = spi_resources,
279         .num_resources  = ARRAY_SIZE(spi_resources),
280 };
281
282 static const unsigned spi_standard_cs[4] = { AT91_PIN_PA28, AT91_PIN_PB7, AT91_PIN_PD8, AT91_PIN_PD9 };
283
284
285 void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
286 {
287         int i;
288         unsigned long cs_pin;
289
290         at91_set_A_periph(AT91_PIN_PA25, 0);    /* MISO */
291         at91_set_A_periph(AT91_PIN_PA26, 0);    /* MOSI */
292         at91_set_A_periph(AT91_PIN_PA27, 0);    /* SPCK */
293
294         /* Enable SPI chip-selects */
295         for (i = 0; i < nr_devices; i++) {
296                 if (devices[i].controller_data)
297                         cs_pin = (unsigned long) devices[i].controller_data;
298                 else
299                         cs_pin = spi_standard_cs[devices[i].chip_select];
300
301                 /* enable chip-select pin */
302                 at91_set_gpio_output(cs_pin, 1);
303
304                 /* pass chip-select pin to driver */
305                 devices[i].controller_data = (void *) cs_pin;
306         }
307
308         spi_register_board_info(devices, nr_devices);
309         platform_device_register(&at91sam9rl_spi_device);
310 }
311 #else
312 void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
313 #endif
314
315
316 /* --------------------------------------------------------------------
317  *  LCD Controller
318  * -------------------------------------------------------------------- */
319
320 #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
321 static u64 lcdc_dmamask = DMA_BIT_MASK(32);
322 static struct atmel_lcdfb_info lcdc_data;
323
324 static struct resource lcdc_resources[] = {
325         [0] = {
326                 .start  = AT91SAM9RL_LCDC_BASE,
327                 .end    = AT91SAM9RL_LCDC_BASE + SZ_4K - 1,
328                 .flags  = IORESOURCE_MEM,
329         },
330         [1] = {
331                 .start  = AT91SAM9RL_ID_LCDC,
332                 .end    = AT91SAM9RL_ID_LCDC,
333                 .flags  = IORESOURCE_IRQ,
334         },
335 #if defined(CONFIG_FB_INTSRAM)
336         [2] = {
337                 .start  = AT91SAM9RL_SRAM_BASE,
338                 .end    = AT91SAM9RL_SRAM_BASE + AT91SAM9RL_SRAM_SIZE - 1,
339                 .flags  = IORESOURCE_MEM,
340         },
341 #endif
342 };
343
344 static struct platform_device at91_lcdc_device = {
345         .name           = "atmel_lcdfb",
346         .id             = 0,
347         .dev            = {
348                                 .dma_mask               = &lcdc_dmamask,
349                                 .coherent_dma_mask      = DMA_BIT_MASK(32),
350                                 .platform_data          = &lcdc_data,
351         },
352         .resource       = lcdc_resources,
353         .num_resources  = ARRAY_SIZE(lcdc_resources),
354 };
355
356 void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
357 {
358         if (!data) {
359                 return;
360         }
361
362         at91_set_B_periph(AT91_PIN_PC1, 0);     /* LCDPWR */
363         at91_set_A_periph(AT91_PIN_PC5, 0);     /* LCDHSYNC */
364         at91_set_A_periph(AT91_PIN_PC6, 0);     /* LCDDOTCK */
365         at91_set_A_periph(AT91_PIN_PC7, 0);     /* LCDDEN */
366         at91_set_A_periph(AT91_PIN_PC3, 0);     /* LCDCC */
367         at91_set_B_periph(AT91_PIN_PC9, 0);     /* LCDD3 */
368         at91_set_B_periph(AT91_PIN_PC10, 0);    /* LCDD4 */
369         at91_set_B_periph(AT91_PIN_PC11, 0);    /* LCDD5 */
370         at91_set_B_periph(AT91_PIN_PC12, 0);    /* LCDD6 */
371         at91_set_B_periph(AT91_PIN_PC13, 0);    /* LCDD7 */
372         at91_set_B_periph(AT91_PIN_PC15, 0);    /* LCDD11 */
373         at91_set_B_periph(AT91_PIN_PC16, 0);    /* LCDD12 */
374         at91_set_B_periph(AT91_PIN_PC17, 0);    /* LCDD13 */
375         at91_set_B_periph(AT91_PIN_PC18, 0);    /* LCDD14 */
376         at91_set_B_periph(AT91_PIN_PC19, 0);    /* LCDD15 */
377         at91_set_B_periph(AT91_PIN_PC20, 0);    /* LCDD18 */
378         at91_set_B_periph(AT91_PIN_PC21, 0);    /* LCDD19 */
379         at91_set_B_periph(AT91_PIN_PC22, 0);    /* LCDD20 */
380         at91_set_B_periph(AT91_PIN_PC23, 0);    /* LCDD21 */
381         at91_set_B_periph(AT91_PIN_PC24, 0);    /* LCDD22 */
382         at91_set_B_periph(AT91_PIN_PC25, 0);    /* LCDD23 */
383
384         lcdc_data = *data;
385         platform_device_register(&at91_lcdc_device);
386 }
387 #else
388 void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
389 #endif
390
391
392 /* --------------------------------------------------------------------
393  *  Timer/Counter block
394  * -------------------------------------------------------------------- */
395
396 #ifdef CONFIG_ATMEL_TCLIB
397
398 static struct resource tcb_resources[] = {
399         [0] = {
400                 .start  = AT91SAM9RL_BASE_TCB0,
401                 .end    = AT91SAM9RL_BASE_TCB0 + SZ_16K - 1,
402                 .flags  = IORESOURCE_MEM,
403         },
404         [1] = {
405                 .start  = AT91SAM9RL_ID_TC0,
406                 .end    = AT91SAM9RL_ID_TC0,
407                 .flags  = IORESOURCE_IRQ,
408         },
409         [2] = {
410                 .start  = AT91SAM9RL_ID_TC1,
411                 .end    = AT91SAM9RL_ID_TC1,
412                 .flags  = IORESOURCE_IRQ,
413         },
414         [3] = {
415                 .start  = AT91SAM9RL_ID_TC2,
416                 .end    = AT91SAM9RL_ID_TC2,
417                 .flags  = IORESOURCE_IRQ,
418         },
419 };
420
421 static struct platform_device at91sam9rl_tcb_device = {
422         .name           = "atmel_tcb",
423         .id             = 0,
424         .resource       = tcb_resources,
425         .num_resources  = ARRAY_SIZE(tcb_resources),
426 };
427
428 static void __init at91_add_device_tc(void)
429 {
430         /* this chip has a separate clock and irq for each TC channel */
431         at91_clock_associate("tc0_clk", &at91sam9rl_tcb_device.dev, "t0_clk");
432         at91_clock_associate("tc1_clk", &at91sam9rl_tcb_device.dev, "t1_clk");
433         at91_clock_associate("tc2_clk", &at91sam9rl_tcb_device.dev, "t2_clk");
434         platform_device_register(&at91sam9rl_tcb_device);
435 }
436 #else
437 static void __init at91_add_device_tc(void) { }
438 #endif
439
440
441 /* --------------------------------------------------------------------
442  *  RTC
443  * -------------------------------------------------------------------- */
444
445 #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
446 static struct platform_device at91sam9rl_rtc_device = {
447         .name           = "at91_rtc",
448         .id             = -1,
449         .num_resources  = 0,
450 };
451
452 static void __init at91_add_device_rtc(void)
453 {
454         platform_device_register(&at91sam9rl_rtc_device);
455 }
456 #else
457 static void __init at91_add_device_rtc(void) {}
458 #endif
459
460
461 /* --------------------------------------------------------------------
462  *  RTT
463  * -------------------------------------------------------------------- */
464
465 static struct resource rtt_resources[] = {
466         {
467                 .start  = AT91_BASE_SYS + AT91_RTT,
468                 .end    = AT91_BASE_SYS + AT91_RTT + SZ_16 - 1,
469                 .flags  = IORESOURCE_MEM,
470         }
471 };
472
473 static struct platform_device at91sam9rl_rtt_device = {
474         .name           = "at91_rtt",
475         .id             = 0,
476         .resource       = rtt_resources,
477         .num_resources  = ARRAY_SIZE(rtt_resources),
478 };
479
480 static void __init at91_add_device_rtt(void)
481 {
482         platform_device_register(&at91sam9rl_rtt_device);
483 }
484
485
486 /* --------------------------------------------------------------------
487  *  Watchdog
488  * -------------------------------------------------------------------- */
489
490 #if defined(CONFIG_AT91SAM9_WATCHDOG) || defined(CONFIG_AT91SAM9_WATCHDOG_MODULE)
491 static struct platform_device at91sam9rl_wdt_device = {
492         .name           = "at91_wdt",
493         .id             = -1,
494         .num_resources  = 0,
495 };
496
497 static void __init at91_add_device_watchdog(void)
498 {
499         platform_device_register(&at91sam9rl_wdt_device);
500 }
501 #else
502 static void __init at91_add_device_watchdog(void) {}
503 #endif
504
505
506 /* --------------------------------------------------------------------
507  *  SSC -- Synchronous Serial Controller
508  * -------------------------------------------------------------------- */
509
510 #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
511 static u64 ssc0_dmamask = DMA_BIT_MASK(32);
512
513 static struct resource ssc0_resources[] = {
514         [0] = {
515                 .start  = AT91SAM9RL_BASE_SSC0,
516                 .end    = AT91SAM9RL_BASE_SSC0 + SZ_16K - 1,
517                 .flags  = IORESOURCE_MEM,
518         },
519         [1] = {
520                 .start  = AT91SAM9RL_ID_SSC0,
521                 .end    = AT91SAM9RL_ID_SSC0,
522                 .flags  = IORESOURCE_IRQ,
523         },
524 };
525
526 static struct platform_device at91sam9rl_ssc0_device = {
527         .name   = "ssc",
528         .id     = 0,
529         .dev    = {
530                 .dma_mask               = &ssc0_dmamask,
531                 .coherent_dma_mask      = DMA_BIT_MASK(32),
532         },
533         .resource       = ssc0_resources,
534         .num_resources  = ARRAY_SIZE(ssc0_resources),
535 };
536
537 static inline void configure_ssc0_pins(unsigned pins)
538 {
539         if (pins & ATMEL_SSC_TF)
540                 at91_set_A_periph(AT91_PIN_PC0, 1);
541         if (pins & ATMEL_SSC_TK)
542                 at91_set_A_periph(AT91_PIN_PC1, 1);
543         if (pins & ATMEL_SSC_TD)
544                 at91_set_A_periph(AT91_PIN_PA15, 1);
545         if (pins & ATMEL_SSC_RD)
546                 at91_set_A_periph(AT91_PIN_PA16, 1);
547         if (pins & ATMEL_SSC_RK)
548                 at91_set_B_periph(AT91_PIN_PA10, 1);
549         if (pins & ATMEL_SSC_RF)
550                 at91_set_B_periph(AT91_PIN_PA22, 1);
551 }
552
553 static u64 ssc1_dmamask = DMA_BIT_MASK(32);
554
555 static struct resource ssc1_resources[] = {
556         [0] = {
557                 .start  = AT91SAM9RL_BASE_SSC1,
558                 .end    = AT91SAM9RL_BASE_SSC1 + SZ_16K - 1,
559                 .flags  = IORESOURCE_MEM,
560         },
561         [1] = {
562                 .start  = AT91SAM9RL_ID_SSC1,
563                 .end    = AT91SAM9RL_ID_SSC1,
564                 .flags  = IORESOURCE_IRQ,
565         },
566 };
567
568 static struct platform_device at91sam9rl_ssc1_device = {
569         .name   = "ssc",
570         .id     = 1,
571         .dev    = {
572                 .dma_mask               = &ssc1_dmamask,
573                 .coherent_dma_mask      = DMA_BIT_MASK(32),
574         },
575         .resource       = ssc1_resources,
576         .num_resources  = ARRAY_SIZE(ssc1_resources),
577 };
578
579 static inline void configure_ssc1_pins(unsigned pins)
580 {
581         if (pins & ATMEL_SSC_TF)
582                 at91_set_B_periph(AT91_PIN_PA29, 1);
583         if (pins & ATMEL_SSC_TK)
584                 at91_set_B_periph(AT91_PIN_PA30, 1);
585         if (pins & ATMEL_SSC_TD)
586                 at91_set_B_periph(AT91_PIN_PA13, 1);
587         if (pins & ATMEL_SSC_RD)
588                 at91_set_B_periph(AT91_PIN_PA14, 1);
589         if (pins & ATMEL_SSC_RK)
590                 at91_set_B_periph(AT91_PIN_PA9, 1);
591         if (pins & ATMEL_SSC_RF)
592                 at91_set_B_periph(AT91_PIN_PA8, 1);
593 }
594
595 /*
596  * Return the device node so that board init code can use it as the
597  * parent for the device node reflecting how it's used on this board.
598  *
599  * SSC controllers are accessed through library code, instead of any
600  * kind of all-singing/all-dancing driver.  For example one could be
601  * used by a particular I2S audio codec's driver, while another one
602  * on the same system might be used by a custom data capture driver.
603  */
604 void __init at91_add_device_ssc(unsigned id, unsigned pins)
605 {
606         struct platform_device *pdev;
607
608         /*
609          * NOTE: caller is responsible for passing information matching
610          * "pins" to whatever will be using each particular controller.
611          */
612         switch (id) {
613         case AT91SAM9RL_ID_SSC0:
614                 pdev = &at91sam9rl_ssc0_device;
615                 configure_ssc0_pins(pins);
616                 at91_clock_associate("ssc0_clk", &pdev->dev, "pclk");
617                 break;
618         case AT91SAM9RL_ID_SSC1:
619                 pdev = &at91sam9rl_ssc1_device;
620                 configure_ssc1_pins(pins);
621                 at91_clock_associate("ssc1_clk", &pdev->dev, "pclk");
622                 break;
623         default:
624                 return;
625         }
626
627         platform_device_register(pdev);
628 }
629
630 #else
631 void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
632 #endif
633
634
635 /* --------------------------------------------------------------------
636  *  UART
637  * -------------------------------------------------------------------- */
638
639 #if defined(CONFIG_SERIAL_ATMEL)
640 static struct resource dbgu_resources[] = {
641         [0] = {
642                 .start  = AT91_VA_BASE_SYS + AT91_DBGU,
643                 .end    = AT91_VA_BASE_SYS + AT91_DBGU + SZ_512 - 1,
644                 .flags  = IORESOURCE_MEM,
645         },
646         [1] = {
647                 .start  = AT91_ID_SYS,
648                 .end    = AT91_ID_SYS,
649                 .flags  = IORESOURCE_IRQ,
650         },
651 };
652
653 static struct atmel_uart_data dbgu_data = {
654         .use_dma_tx     = 0,
655         .use_dma_rx     = 0,            /* DBGU not capable of receive DMA */
656         .regs           = (void __iomem *)(AT91_VA_BASE_SYS + AT91_DBGU),
657 };
658
659 static u64 dbgu_dmamask = DMA_BIT_MASK(32);
660
661 static struct platform_device at91sam9rl_dbgu_device = {
662         .name           = "atmel_usart",
663         .id             = 0,
664         .dev            = {
665                                 .dma_mask               = &dbgu_dmamask,
666                                 .coherent_dma_mask      = DMA_BIT_MASK(32),
667                                 .platform_data          = &dbgu_data,
668         },
669         .resource       = dbgu_resources,
670         .num_resources  = ARRAY_SIZE(dbgu_resources),
671 };
672
673 static inline void configure_dbgu_pins(void)
674 {
675         at91_set_A_periph(AT91_PIN_PA21, 0);            /* DRXD */
676         at91_set_A_periph(AT91_PIN_PA22, 1);            /* DTXD */
677 }
678
679 static struct resource uart0_resources[] = {
680         [0] = {
681                 .start  = AT91SAM9RL_BASE_US0,
682                 .end    = AT91SAM9RL_BASE_US0 + SZ_16K - 1,
683                 .flags  = IORESOURCE_MEM,
684         },
685         [1] = {
686                 .start  = AT91SAM9RL_ID_US0,
687                 .end    = AT91SAM9RL_ID_US0,
688                 .flags  = IORESOURCE_IRQ,
689         },
690 };
691
692 static struct atmel_uart_data uart0_data = {
693         .use_dma_tx     = 1,
694         .use_dma_rx     = 1,
695 };
696
697 static u64 uart0_dmamask = DMA_BIT_MASK(32);
698
699 static struct platform_device at91sam9rl_uart0_device = {
700         .name           = "atmel_usart",
701         .id             = 1,
702         .dev            = {
703                                 .dma_mask               = &uart0_dmamask,
704                                 .coherent_dma_mask      = DMA_BIT_MASK(32),
705                                 .platform_data          = &uart0_data,
706         },
707         .resource       = uart0_resources,
708         .num_resources  = ARRAY_SIZE(uart0_resources),
709 };
710
711 static inline void configure_usart0_pins(unsigned pins)
712 {
713         at91_set_A_periph(AT91_PIN_PA6, 1);             /* TXD0 */
714         at91_set_A_periph(AT91_PIN_PA7, 0);             /* RXD0 */
715
716         if (pins & ATMEL_UART_RTS)
717                 at91_set_A_periph(AT91_PIN_PA9, 0);     /* RTS0 */
718         if (pins & ATMEL_UART_CTS)
719                 at91_set_A_periph(AT91_PIN_PA10, 0);    /* CTS0 */
720         if (pins & ATMEL_UART_DSR)
721                 at91_set_A_periph(AT91_PIN_PD14, 0);    /* DSR0 */
722         if (pins & ATMEL_UART_DTR)
723                 at91_set_A_periph(AT91_PIN_PD15, 0);    /* DTR0 */
724         if (pins & ATMEL_UART_DCD)
725                 at91_set_A_periph(AT91_PIN_PD16, 0);    /* DCD0 */
726         if (pins & ATMEL_UART_RI)
727                 at91_set_A_periph(AT91_PIN_PD17, 0);    /* RI0 */
728 }
729
730 static struct resource uart1_resources[] = {
731         [0] = {
732                 .start  = AT91SAM9RL_BASE_US1,
733                 .end    = AT91SAM9RL_BASE_US1 + SZ_16K - 1,
734                 .flags  = IORESOURCE_MEM,
735         },
736         [1] = {
737                 .start  = AT91SAM9RL_ID_US1,
738                 .end    = AT91SAM9RL_ID_US1,
739                 .flags  = IORESOURCE_IRQ,
740         },
741 };
742
743 static struct atmel_uart_data uart1_data = {
744         .use_dma_tx     = 1,
745         .use_dma_rx     = 1,
746 };
747
748 static u64 uart1_dmamask = DMA_BIT_MASK(32);
749
750 static struct platform_device at91sam9rl_uart1_device = {
751         .name           = "atmel_usart",
752         .id             = 2,
753         .dev            = {
754                                 .dma_mask               = &uart1_dmamask,
755                                 .coherent_dma_mask      = DMA_BIT_MASK(32),
756                                 .platform_data          = &uart1_data,
757         },
758         .resource       = uart1_resources,
759         .num_resources  = ARRAY_SIZE(uart1_resources),
760 };
761
762 static inline void configure_usart1_pins(unsigned pins)
763 {
764         at91_set_A_periph(AT91_PIN_PA11, 1);            /* TXD1 */
765         at91_set_A_periph(AT91_PIN_PA12, 0);            /* RXD1 */
766
767         if (pins & ATMEL_UART_RTS)
768                 at91_set_B_periph(AT91_PIN_PA18, 0);    /* RTS1 */
769         if (pins & ATMEL_UART_CTS)
770                 at91_set_B_periph(AT91_PIN_PA19, 0);    /* CTS1 */
771 }
772
773 static struct resource uart2_resources[] = {
774         [0] = {
775                 .start  = AT91SAM9RL_BASE_US2,
776                 .end    = AT91SAM9RL_BASE_US2 + SZ_16K - 1,
777                 .flags  = IORESOURCE_MEM,
778         },
779         [1] = {
780                 .start  = AT91SAM9RL_ID_US2,
781                 .end    = AT91SAM9RL_ID_US2,
782                 .flags  = IORESOURCE_IRQ,
783         },
784 };
785
786 static struct atmel_uart_data uart2_data = {
787         .use_dma_tx     = 1,
788         .use_dma_rx     = 1,
789 };
790
791 static u64 uart2_dmamask = DMA_BIT_MASK(32);
792
793 static struct platform_device at91sam9rl_uart2_device = {
794         .name           = "atmel_usart",
795         .id             = 3,
796         .dev            = {
797                                 .dma_mask               = &uart2_dmamask,
798                                 .coherent_dma_mask      = DMA_BIT_MASK(32),
799                                 .platform_data          = &uart2_data,
800         },
801         .resource       = uart2_resources,
802         .num_resources  = ARRAY_SIZE(uart2_resources),
803 };
804
805 static inline void configure_usart2_pins(unsigned pins)
806 {
807         at91_set_A_periph(AT91_PIN_PA13, 1);            /* TXD2 */
808         at91_set_A_periph(AT91_PIN_PA14, 0);            /* RXD2 */
809
810         if (pins & ATMEL_UART_RTS)
811                 at91_set_A_periph(AT91_PIN_PA29, 0);    /* RTS2 */
812         if (pins & ATMEL_UART_CTS)
813                 at91_set_A_periph(AT91_PIN_PA30, 0);    /* CTS2 */
814 }
815
816 static struct resource uart3_resources[] = {
817         [0] = {
818                 .start  = AT91SAM9RL_BASE_US3,
819                 .end    = AT91SAM9RL_BASE_US3 + SZ_16K - 1,
820                 .flags  = IORESOURCE_MEM,
821         },
822         [1] = {
823                 .start  = AT91SAM9RL_ID_US3,
824                 .end    = AT91SAM9RL_ID_US3,
825                 .flags  = IORESOURCE_IRQ,
826         },
827 };
828
829 static struct atmel_uart_data uart3_data = {
830         .use_dma_tx     = 1,
831         .use_dma_rx     = 1,
832 };
833
834 static u64 uart3_dmamask = DMA_BIT_MASK(32);
835
836 static struct platform_device at91sam9rl_uart3_device = {
837         .name           = "atmel_usart",
838         .id             = 4,
839         .dev            = {
840                                 .dma_mask               = &uart3_dmamask,
841                                 .coherent_dma_mask      = DMA_BIT_MASK(32),
842                                 .platform_data          = &uart3_data,
843         },
844         .resource       = uart3_resources,
845         .num_resources  = ARRAY_SIZE(uart3_resources),
846 };
847
848 static inline void configure_usart3_pins(unsigned pins)
849 {
850         at91_set_A_periph(AT91_PIN_PB0, 1);             /* TXD3 */
851         at91_set_A_periph(AT91_PIN_PB1, 0);             /* RXD3 */
852
853         if (pins & ATMEL_UART_RTS)
854                 at91_set_B_periph(AT91_PIN_PD4, 0);     /* RTS3 */
855         if (pins & ATMEL_UART_CTS)
856                 at91_set_B_periph(AT91_PIN_PD3, 0);     /* CTS3 */
857 }
858
859 static struct platform_device *at91_uarts[ATMEL_MAX_UART];      /* the UARTs to use */
860 struct platform_device *atmel_default_console_device;   /* the serial console device */
861
862 void __init __deprecated at91_init_serial(struct at91_uart_config *config)
863 {
864         int i;
865
866         /* Fill in list of supported UARTs */
867         for (i = 0; i < config->nr_tty; i++) {
868                 switch (config->tty_map[i]) {
869                         case 0:
870                                 configure_usart0_pins(ATMEL_UART_CTS | ATMEL_UART_RTS);
871                                 at91_uarts[i] = &at91sam9rl_uart0_device;
872                                 at91_clock_associate("usart0_clk", &at91sam9rl_uart0_device.dev, "usart");
873                                 break;
874                         case 1:
875                                 configure_usart1_pins(0);
876                                 at91_uarts[i] = &at91sam9rl_uart1_device;
877                                 at91_clock_associate("usart1_clk", &at91sam9rl_uart1_device.dev, "usart");
878                                 break;
879                         case 2:
880                                 configure_usart2_pins(0);
881                                 at91_uarts[i] = &at91sam9rl_uart2_device;
882                                 at91_clock_associate("usart2_clk", &at91sam9rl_uart2_device.dev, "usart");
883                                 break;
884                         case 3:
885                                 configure_usart3_pins(0);
886                                 at91_uarts[i] = &at91sam9rl_uart3_device;
887                                 at91_clock_associate("usart3_clk", &at91sam9rl_uart3_device.dev, "usart");
888                                 break;
889                         case 4:
890                                 configure_dbgu_pins();
891                                 at91_uarts[i] = &at91sam9rl_dbgu_device;
892                                 at91_clock_associate("mck", &at91sam9rl_dbgu_device.dev, "usart");
893                                 break;
894                         default:
895                                 continue;
896                 }
897                 at91_uarts[i]->id = i;          /* update ID number to mapped ID */
898         }
899
900         /* Set serial console device */
901         if (config->console_tty < ATMEL_MAX_UART)
902                 atmel_default_console_device = at91_uarts[config->console_tty];
903         if (!atmel_default_console_device)
904                 printk(KERN_INFO "AT91: No default serial console defined.\n");
905 }
906
907 void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
908 {
909         struct platform_device *pdev;
910
911         switch (id) {
912                 case 0:         /* DBGU */
913                         pdev = &at91sam9rl_dbgu_device;
914                         configure_dbgu_pins();
915                         at91_clock_associate("mck", &pdev->dev, "usart");
916                         break;
917                 case AT91SAM9RL_ID_US0:
918                         pdev = &at91sam9rl_uart0_device;
919                         configure_usart0_pins(pins);
920                         at91_clock_associate("usart0_clk", &pdev->dev, "usart");
921                         break;
922                 case AT91SAM9RL_ID_US1:
923                         pdev = &at91sam9rl_uart1_device;
924                         configure_usart1_pins(pins);
925                         at91_clock_associate("usart1_clk", &pdev->dev, "usart");
926                         break;
927                 case AT91SAM9RL_ID_US2:
928                         pdev = &at91sam9rl_uart2_device;
929                         configure_usart2_pins(pins);
930                         at91_clock_associate("usart2_clk", &pdev->dev, "usart");
931                         break;
932                 case AT91SAM9RL_ID_US3:
933                         pdev = &at91sam9rl_uart3_device;
934                         configure_usart3_pins(pins);
935                         at91_clock_associate("usart3_clk", &pdev->dev, "usart");
936                         break;
937                 default:
938                         return;
939         }
940         pdev->id = portnr;              /* update to mapped ID */
941
942         if (portnr < ATMEL_MAX_UART)
943                 at91_uarts[portnr] = pdev;
944 }
945
946 void __init at91_set_serial_console(unsigned portnr)
947 {
948         if (portnr < ATMEL_MAX_UART)
949                 atmel_default_console_device = at91_uarts[portnr];
950         if (!atmel_default_console_device)
951                 printk(KERN_INFO "AT91: No default serial console defined.\n");
952 }
953
954 void __init at91_add_device_serial(void)
955 {
956         int i;
957
958         for (i = 0; i < ATMEL_MAX_UART; i++) {
959                 if (at91_uarts[i])
960                         platform_device_register(at91_uarts[i]);
961         }
962 }
963 #else
964 void __init __deprecated at91_init_serial(struct at91_uart_config *config) {}
965 void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
966 void __init at91_set_serial_console(unsigned portnr) {}
967 void __init at91_add_device_serial(void) {}
968 #endif
969
970
971 /* -------------------------------------------------------------------- */
972
973 /*
974  * These devices are always present and don't need any board-specific
975  * setup.
976  */
977 static int __init at91_add_standard_devices(void)
978 {
979         at91_add_device_rtc();
980         at91_add_device_rtt();
981         at91_add_device_watchdog();
982         at91_add_device_tc();
983         return 0;
984 }
985
986 arch_initcall(at91_add_standard_devices);